Author:
Khalandar Basha D.,Naresh B.,Rambabu S.,Nagaraju D.
Reference19 articles.
1. Rjoub A, Al-Ajlouni M. “Efficient multi-threshold voltage techniques for minimum leakage current in nanoscale technology”, International Journal of Circuit Theory and Applications 2011; 39:1049–1066.
2. A. Wang and A. Chandrakasan. “A 180 mV sub threshold FFT processor using a minimum energy design methodology”, IEEE Journal of Solid-State Circuits, vol. 40, no. 1, pp. 310–319, 2005.
3. B. Zhai, L. Nazhandali, J. Olson et al. “A 2.60pJ/inst sub—threshold sensor processor for optimal energy efficiency,” in Proceedings of the Symposium on VLSI Circuits (VLSIC’06), pp. 154–155, June 2006.
4. Soeleman H, Roy K, Paul BC. “Robust subthreshold logic for ultra-low power operation”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems 2001; 9(1):90–99.
5. Dreslinski RG, Wieckowski M, Blaauw D, Sylvester D, Mudge T. “Near-threshold computing: reclaiming Moore’s law through energy efficient integrated circuits” Proceedings of the IEEE 2010; 98(2):253–266.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献