Circuit testable design and universal test sets for multiple-valued logic functions
Author:
Publisher
Springer Science and Business Media LLC
Subject
Electrical and Electronic Engineering
Link
http://link.springer.com/content/pdf/10.1007/s11767-006-0055-z.pdf
Reference10 articles.
1. T. Hasegawa, Y. Homma, M. Kameyama. Multiple-valued VLSI architecture for intra-chip packet data transfer. International Symposium on Multiple-Valued Logic, Calgary, Canada, 2005, 114–119.
2. R. Drechsler, M. Keim, B. Becker. Fault simulation in sequential multi-valued logic networks. International Symposium on Multiple-Valued Logic, Antigonish, Nova Scotia, Canada, 1997, 145–150.
3. I. Polian, P. Engelke, B. Becker. Efficient bridging fault simulation of sequential circuit based on multi-valued logics. International Symposium on Multiple-Valued Logic, Boston, Massachusetts, USA, 2002, 216–222.
4. N. Kamiura, T. Isokawa, N. Matsui. PODEM based on static testability measures and dynamic testability measures for multiple-valued logic circuits. International Symposium on Multiple-valued Logic, Boston, Massachusetts, USA, 2002, 149–155.
5. Zhongliang Pan. Fault detection for multiple-valued logic circuits with fanout-free. Journal of Electronics (China), 21(2004)5, 376–383.
Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Lower Bound of the Length of a Single Fault Diagnostic Test with Respect to Insertions of a Mod-2 Adder;Computational Mathematics and Modeling;2021-10
1.学者识别学者识别
2.学术分析学术分析
3.人才评估人才评估
"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370
www.globalauthorid.com
TOP
Copyright © 2019-2024 北京同舟云网络信息技术有限公司 京公网安备11010802033243号 京ICP备18003416号-3