Investigations on Transport Properties of Poly-silicon Nanowire Transistors Featuring Independent Double-Gated Configuration Under Cryogenic Ambient
Author:
Chen Wei-Chen,Lin Horng-Chih
Publisher
Springer International Publishing
Reference46 articles.
1. Im, M., Han, J.W., Lee, H., Yu, L.E., Kim, S., Kim, C.H., Jeon, S.C., Kim, K.H., Lee, G.S., Oh, J.S., Park, Y.C., Lee, H.M., Choi, Y.K.: Multiple-gate CMOS thin-film transistor with polysilicon nanowire. IEEE Electron Device Lett. 29, 102–105 (2008) 2. Duan, X.: Nanowire thin-film transistors: a new avenue to high-performance macroelectronics. IEEE Trans. Electron Dev. 55, 3056–3062 (2008) 3. Hisamoto, D., Lee, W.C., Kedzierski, J., Takeuchi, H., Asano, K., Kuo, C., Anderson, E., King, T.J., Bokor, J., Hu, C.: FinFET-a self-aligned double-gate MOSFET scalable to 20 nm. IEEE Trans. Electron Dev. 47, 2320–2325 (2000) 4. Lue, H.T., Hsu, T.H., Hsiao, Y.H., Hong, S.P., Wu, M.T., Hsu, F.H., Lien, N.Z., Wang, S.Y., Hsieh, J.Y., Yang, L.W., Yang, T., Chen, K.C., Hsieh, K.Y., Lu, C.Y.: A highly scalable 8-layer 3D vertical-gate (VG) TFT NAND flash using junction-free buried channel BE-SONOS device. In: Symposium on VLSI technology. Digest of technical papers, pp. 131–132 (2010) 5. Hsu, T.H., Lue, H.T., Hsieh, C.C., Lai, E.K., Lu, C.P., Hong, S.P., Wu, M.T., Hsu, F.H., Lien, N.Z., Hsieh, J.Y., Yang, L.W., Yang, T., Chen, K.C., Hsieh, K.Y., Liu, R., Lu, C.Y.: Study of sub-30nm thin film transistor (TFT) charge-trapping (CT) devices for 3D NAND flash application. In: IEDM technical digest, pp. 629–632 (2009)
|
|