Thermal-Aware 3D Placement
Author:
Cong Jason,Luo Guojie
Reference43 articles.
1. C. Ababei, H. Mogal, and K. Bazargan, Three-dimensional place and route for FPGAs, Proceedings of the 2005 Conference on Asia South Pacific Design Automation, pp. 773–778, 2005. 2. C. Alpert, A. Kahng, G.-J. Nam, S. Reda, and P. Villarrubia, A semi-persistent clustering technique for VLSI circuit placement, Proceedings of the 2005 International Symposium on Physical Design, pp. 200–207, 2005. 3. K. Balakrishnan, V. Nanda, S. Easwar, and S. K. Lim, Wire congestion and thermal aware 3D global placement, Proceedings of the 2005 Conference on Asia South Pacific Design Automation, pp. 1131–1134, 2005. 4. D. P. Bertsekas, Approximation procedures based on the method of multipliers, Journal of Optimization Theory and Applications, 23(4), 487–510, 1977. 5. T. F. Chan, J. Cong, T. Kong, and J. R. Shinnerl, Multilevel optimization for large-scale circuit placement, Proceedings of the 2000 IEEE/ACM International Conference on Computer-aided Design, pp. 171–176, 2000.
|
|