Algorithms for Reconfiguring NoC-Based Fault-Tolerant Multiprocessor Arrays

Author:

Wu Jigang1,Wu Yalan1ORCID,Jiang Guiyuan2,Lam Siew Kei2

Affiliation:

1. School of Computer Science and Technology, Guangdong University of Technology, Guangzhou, Guangdong 510006, P. R. China

2. School of Computer Science and Engineering, Nanyang Technological University, Singapore 639798, Singapore

Abstract

This paper investigates the techniques to construct high-quality target processor array (fault-free logical subarray) from a physical array with faulty processing elements (PEs), where a fixed number of spare PEs are pre-integrated that can be used to replace the faulty ones when necessary. A reconfiguration algorithm is successfully developed based on our proposed novel shifting operations that can efficiently select proper spare PEs to replace the faulty ones. Then, the initial target array is further refined by a carefully designed tabu search algorithm. We also consider the problem of constructing a fault-free subarray with given size, instead of the original size, which is often required in energy-efficient MPSoC design. We propose two efficient heuristic algorithms to construct target arrays of given sizes leveraging a sliding window on the physical array. Simulation results show that the improvements of the proposed algorithms over the state of the art are [Formula: see text] and [Formula: see text], in terms of congestion factor and distance factor, respectively, for the case that all faulty PEs can be replaced using the spare ones. For the case of finding [Formula: see text] target array on [Formula: see text] host array, the proposed heuristic algorithm saves the running time up to [Formula: see text] while the solution quality keeps nearly unchanged, in comparison with the baseline algorithms.

Funder

National Natural Science Foundation of China

National Key R&D Program of China

Guangdong Natural Science Foundation

Major R&D Project of Educational Commission of Guangdong

Publisher

World Scientific Pub Co Pte Lt

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. CUDA acceleration of MI-based feature selection methods;Journal of Parallel and Distributed Computing;2024-08

2. Efficient topology reconfiguration for NoC-based multiprocessors: A greedy-memetic algorithm;Journal of Parallel and Distributed Computing;2024-08

3. Efficient Three-Dimensional Processor Array Reconfiguration Algorithms Based on Bucket Effect;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2023

4. A mathematical programming method for constructing the shortest interconnection VLSI arrays;Integration;2021-11

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3