Abstract
Abstract. This paper investigates the impact of an error-prone buffer memory on a channel decoder as employed in modern digital communication systems. On one hand this work is motivated by the fact that energy efficient decoder implementations may not only be achieved by optimizations on algorithmic level, but also by chip-level modifications. One of such modifications is so called aggressive voltage scaling of buffer memories, which, while achieving reduced power consumption, also injects errors into the likelihood values used during the decoding process. On the other hand, it has been recognized that the ongoing increase of integration density with smaller structures makes integrated circuits more sensitive to process variations during manufacturing, and to voltage and temperature variations. This may lead to a paradigm shift from 100 %-reliable operation to fault tolerant signal processing. Both reasons are the motivation to discuss the required co-design of algorithms and underlying circuits. For an error-prone receive buffer of a Turbo decoder the influence of quantizer design and index assignment on the error resilience of the decoding algorithm is discussed. It is shown that a suitable design of both enables a compensation of hardware induced bits errors with rates up to 1 % without increasing the computational complexity of the decoder.
Reference33 articles.
1. Abdallah, R. and Shanbhag, N.: Error-Resilient Low-Power Viterbi Decoder Architectures, IEEE T. Signal Proces., 57, 4906–4917, 2009.
2. Alles, M., Brack, T., and Wehn, N.: A Reliability-Aware LDPC Code Decoding Algorithm, in: IEEE 65th Vehicular Technology Conference (VTC2007-Spring), 1544–1548, 2007.
3. Azami, S. B. Z., Duhamel, P., and Rioul, O.: Joint Source-Channel Coding: Panorama of Methods, in: Proc. of CNES Workshop on Data Compression, 1996.
4. Bahl, L., Cocke, J., Jelinek, F., and Raviv, J.: Optimal decoding of linear codes for minimizing symbol error rate, IEEE T. Inform. Theory, 20, 284–287, 1974.
5. Baumann, R.: Soft errors in advanced computer systems, IEEE Des. Test Comput., 22, 258–266, 2005.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献