Exploring IEEE 1149.1 EXTEST for External Interconnect of a Multi-FPGA System

Author:

Zhao Yan1,Han Xiao Wei1,Wu Li Hua1,Yu Fang1

Affiliation:

1. Chinese Academy of Sciences

Abstract

An approach for detecting open and short faults on the interconnect wires of a multi-FPGA system will be presented in this paper. In a multi-FPGA system with N interconnects, this approach can detect whether and where an open fault occurs by executing the IEEE 1149.1 JTAG EXTEST instruction once. To detect a single short fault, on the other hand, needs execution of times where . If multiple short connections exist, this approach will only detect the first short fault. The test time is thus greatly reduced for finding a single short fault per chip. Simulation results demonstrate that this approach can be easily implemented and determines accurate locations of the open/short faults.

Publisher

Trans Tech Publications, Ltd.

Subject

General Engineering

Reference5 articles.

1. IEEE Standard Test Access Port and Boundary-Scan Architecture (1993).

2. Kuen-Jong Lee, Boundary Scan and Core-Based Testing, VLSI Test Principles and Architectures Design for Testability, pp.557-572 (2006).

3. S. Hauch, G. Borriello, and C. Ebeling, IEEE Tran. Very Large Scale Integration (VLSI) Systems, Vol. 6 No. 3, pp.400-408 (1998).

4. M. Buttes, J. Batcheller, and J. Varghese, Proc. 1992 IEEE Int'1 Conf. Computer Design: VLSI in Computers and Processors, pp.138-141 (1992).

5. M.A.S. Khalid and J. Rose, ACM/SIGDA Int'1 Symp. Field Programmable Gate Arrays, pp.45-54 (1998).

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3