I2C-Bus Design Based on FPGA

Author:

Cao Da1,Wu Shun Xiang1,Su Long Jiang1

Affiliation:

1. Xiamen University

Abstract

Introduced field programmable gate array FPGA with I2C bus interface device interface design. Programming with VHDL, using general FPGA I/O port to generate I2C bus interface signal timing, achieved FPGA with I2C-bus devices data communication, went through the simulation test, given the application example of FPGA with I2C-bus EEPROOM chip AT24C02 connected hardware design.

Publisher

Trans Tech Publications, Ltd.

Subject

General Engineering

Reference10 articles.

1. Information on http: /baike. baidu. com/view/95764. htm.

2. Information on http: /baike. baidu. com/view/1837975. html?wtp=tt.

3. S.H.J. Bos, The I2C-bus in discrete time process algebra. In: Master's Thesis, Eindhoven University of Technology (1995).

4. Qian Wang, Shuquan Wu, Xiying Liu: I2C bus interface FPGA-based Implementation. Microelectronics Technology Vol. 145(2002), pp.21-24.

5. Zhiqiang Yao, Junxun Yin, Rihui Xiong: FPGA-based DSP with I2C Bus Interface Design and Implementation. Electronic Technology Vol. 1(2004), pp.66-68.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3