Characterization of Phosphorus Implanted n+/p Junctions Integrated as Source/Drain Regions in a 4H-SiC n-MOSFET
-
Published:2009-03
Issue:
Volume:615-617
Page:687-690
-
ISSN:1662-9752
-
Container-title:Materials Science Forum
-
language:
-
Short-container-title:MSF
Author:
Moscatelli Francesco1,
Nipoti Roberta2ORCID,
Poggi Antonella1,
Solmi Sandro1,
Cristiani Stefano1,
Sanmartin Michele1
Affiliation:
1. CNR-IMM
2. CNR-IMM Sezione di Bologna
Abstract
Phosphorous implanted n+/p diodes have been included in the masks for manufacturing n-MOSFET devices and processed in the same way of source/drain regions. The diode junctions were made by a P+ implantation at 300°C and a post implantation annealing at 1300°C. The diode emitter area was protected by 0.6 m thick CVD oxide during the processing of the MOSFET gate oxide. Three gate oxide processes were taken into account: two of them include a N implantation before a wet oxidation, while the third one was a standard oxidation. Considering the effect on the n+/p diodes, the main difference among the processes were the wet thermal oxidation time that ranged between 180 and 480 min at a temperature of 1100°C. The diode current-voltage characteristics show similar forward but different reverse curves in the temperature range of 25-290°C. Differences in reverse bias voltage as a function of the measurement temperature have been analyzed and are related to the different gate oxidation time. A correlation between the shortest oxidation time and the lower leakage current is presented.
Publisher
Trans Tech Publications, Ltd.
Subject
Mechanical Engineering,Mechanics of Materials,Condensed Matter Physics,General Materials Science