Abstract
Memory circuits such as static random-access memory (SRAM) and dynamic random-access memory (DRAM) form an integral part of system design and contribute significantly to system-level power consumption. Memory operating speeds and power dissipation have become important parameters due to the explosive growth of battery-operated appliances and the increased integration of circuits Hence SRAMs with different topologies are examined in terms of parameters like propagation delay, Static Noise Margin (SNM), corner analysis, and static power dissipation by simulating using versatile tool cadence virtuoso at 180nm technology. Besides, topological performance comparison, the SRAM memory array has also been illustrated from 2×2, 4×4 to 8×8, thereby verifying the read and write modes of operation of SRAM.
Publisher
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Subject
Computer Science Applications,General Engineering,Environmental Engineering
Reference15 articles.
1. K. Khare, N. Khare, V. Kumar Kulhade and P. Deshpande, "VLSI design and analysis of low power 6T SRAM cell using cadence tool", IEEE International Conference on Semiconductor Electronics, (2008), pp. 117-121. [CrossRef]
2. G. Razavipour, A. Afzali-Kusha and M. Pedram, "Design and Analysis of SRAM Cell with leakage power reduction", IEEE Transactions on Very Large-Scale Integration (VLSI) Systems., vol. 17, no. 10, (2009) October, pp. 1551-1555. [CrossRef]
3. A. Kumar, Shalini and I. A. Khan, "Optimized SRAM cell design for high speed and low power applications", World Congress on Information and Communication Technologies, (2011), pp. 1357-1362. [CrossRef]
4. Ajay Gadhe, Ujwal Shirode, "Read stability and Write ability analysis of different SRAM cell structures", International Journal of Engineering Research and Applications (IJERA)., vol. 3, (2013) January - February, pp.1073-1078.
5. Shivani Yadav, Neha Malik, Ashutosh Gupta and Sachin Rajput, "Low Power SRAM Design with Reduced Read/Write Time", International Journal of Information and Computation Technology., vol. 3, (2013) November, pp. 195-200.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Performance Analysis of 6T, 8T and 10T SRAM Cell in 45nm Technology;International Journal of Engineering and Advanced Technology;2024-06-30