Performance Evaluation of Different Topologies of SRAM and SRAM Memory Array Design at 180nm Technology

Author:

T. K. RudreshORCID, ,S. H. Mallikarjun S. H.,ORCID,S Y SonuORCID, ,

Abstract

Memory circuits such as static random-access memory (SRAM) and dynamic random-access memory (DRAM) form an integral part of system design and contribute significantly to system-level power consumption. Memory operating speeds and power dissipation have become important parameters due to the explosive growth of battery-operated appliances and the increased integration of circuits Hence SRAMs with different topologies are examined in terms of parameters like propagation delay, Static Noise Margin (SNM), corner analysis, and static power dissipation by simulating using versatile tool cadence virtuoso at 180nm technology. Besides, topological performance comparison, the SRAM memory array has also been illustrated from 2×2, 4×4 to 8×8, thereby verifying the read and write modes of operation of SRAM.

Publisher

Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP

Subject

Computer Science Applications,General Engineering,Environmental Engineering

Reference15 articles.

1. K. Khare, N. Khare, V. Kumar Kulhade and P. Deshpande, "VLSI design and analysis of low power 6T SRAM cell using cadence tool", IEEE International Conference on Semiconductor Electronics, (2008), pp. 117-121. [CrossRef]

2. G. Razavipour, A. Afzali-Kusha and M. Pedram, "Design and Analysis of SRAM Cell with leakage power reduction", IEEE Transactions on Very Large-Scale Integration (VLSI) Systems., vol. 17, no. 10, (2009) October, pp. 1551-1555. [CrossRef]

3. A. Kumar, Shalini and I. A. Khan, "Optimized SRAM cell design for high speed and low power applications", World Congress on Information and Communication Technologies, (2011), pp. 1357-1362. [CrossRef]

4. Ajay Gadhe, Ujwal Shirode, "Read stability and Write ability analysis of different SRAM cell structures", International Journal of Engineering Research and Applications (IJERA)., vol. 3, (2013) January - February, pp.1073-1078.

5. Shivani Yadav, Neha Malik, Ashutosh Gupta and Sachin Rajput, "Low Power SRAM Design with Reduced Read/Write Time", International Journal of Information and Computation Technology., vol. 3, (2013) November, pp. 195-200.

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Performance Analysis of 6T, 8T and 10T SRAM Cell in 45nm Technology;International Journal of Engineering and Advanced Technology;2024-06-30

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3