Abstract
The Advance Micro controller Bus Architecture bus protocol is used to build high performance SoC designs (system on chip). This achieves communication through the connection of different functional blocks ( or IP ). By using multiple controllers and peripherals, it makes possible to develop multiprocessor unit. It provides reusability of IP of different buses of AMBA, which can reduce the communication gap between high performance buses and low speed buses. To perform high-speed pipelined data transfers, AMBA based embedded system becomes a demanding hypothesis analytical wise, by using different bus signals supported by AMBA. To synthesize as well as simulate the composite annexation which connects advance high performance bus and advance peripheral bus which known as AHB2APB Bridge in addition to no data loss during transfer is the main target of this work. Implementation of bridge module is designed in Verilog HDL and functional and timing simulation of bridge module are done on a platform of Xilinx.
Publisher
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Subject
Management of Technology and Innovation,General Engineering
Cited by
6 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design and FPGA implementation of AHB-to-APB bridge;Microsystem Technologies;2024-06-05
2. Verification of AHB2APB Bridge Protocol Using UVM;Advances in VLSI, Signal Processing, Power Electronics, IoT, Communication and Embedded Systems;2023-08-29
3. AYURVEDIC CONCEPT OF CERVICAL EROSION;International Ayurvedic Medical Journal;2023-08-24
4. Implementation of Advanced High Performance Bus to Advanced Peripheral Bus Bridge;Inventive Computation and Information Technologies;2023
5. The Configuration and Verification Analysis of AMBA-Based AHB2APB Bridge;2022 IEEE 2nd International Conference on Mobile Networks and Wireless Communications (ICMNWC);2022-12-02