Electrical Evaluation of Logic Network Generation Methods for On-the-Fly Supergate Design
-
Published:2021-12-31
Issue:3
Volume:16
Page:1-7
-
ISSN:1872-0234
-
Container-title:Journal of Integrated Circuits and Systems
-
language:
-
Short-container-title:JICS
Author:
Kessler Henrique,Muñoz Marcello,Finkenauer Plínio,Da Rosa Jr. Leomar,Camargo Vinícius
Abstract
Recent developments in electronic design automation tools vastly reduce the design cost of supergates, enabling an alternative approach to logic synthesis. Despite many design strategies targeting the transistors network in supergates, their comparisons are often limited to metrics such as the number of transistors used or circuit total stack, lacking an in-depth electrical evaluation. This work presents an electrical comparison of three different design techniques. The study evaluates the 3,982 logic functions of the 4 input P-class, and it shows that topologies that optimize both pull-up and pull-down networks individually presented better overall electrical characteristics. The results also suggest that reducing the logic gate stack or the number of transistors does not necessarily lead to better performance. Additionally, the results show that a single network generation method can yield in a comparatively good design or in a supergate that could achieve 50% smaller propagation delay and power dissipation by another approach, pointing to a strong dependency between the effectiveness of the method and the logic function being implemented.
Publisher
Journal of Integrated Circuits and Systems
Subject
Electrical and Electronic Engineering
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Electrical and Physical Evaluation of Logic Network Generation Methods for SCCG;2023 IEEE 66th International Midwest Symposium on Circuits and Systems (MWSCAS);2023-08-06
2. Transistor Reordering for Electrical Improvement in CMOS Complex Gates;2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI);2022-08-22