Managing contamination delay to improve Timing Speculation architectures

Author:

Avirneni Naga Durga Prasad12,Ramesh Prem Kumar13,Somani Arun K.1

Affiliation:

1. Department of Electrical and Computer Engineering, Iowa State University, Ames, IA, USA

2. Qualcomm, San Diego, CA, USA

3. Intel, Bengaluru, Karnataka, India

Abstract

Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggressive clocking, realizable by TS, enable systems to operate beyond specified safe frequency limits to effectively exploit the data dependent circuit delay. However, the range of aggressive clocking for performance enhancement under TS is restricted by short paths. In this paper, we show that increasing the lengths of short paths of the circuit increases the effectiveness of TS, leading to performance improvement. Also, we propose an algorithm to efficiently add delay buffers to selected short paths while keeping down the area penalty. We present our algorithm results for ISCAS-85 suite and show that it is possible to increase the circuit contamination delay by up to 30% without affecting the propagation delay. We also explore the possibility of increasing short path delays further by relaxing the constraint on propagation delay and analyze the performance impact.

Funder

Information Infrastructure Institute

Jerry R. Junkins Endowment

Publisher

PeerJ

Subject

General Computer Science

Reference36 articles.

1. DIVA: a reliable substrate for deep submicron microarchitecture design;Austin,1999

2. Utilization aware power management in reliable and aggressive chip multi processors;Avirneni;IEEE Transactions on Computers,2016

3. Low overhead soft error mitigation techniques for high-performance and aggressive designs;Avirneni;IEEE Transactions on Computers,2012

4. Countering power analysis attacks using reliable and aggressive designs;Avirneni;IEEE Transactions on Computers,2013

5. Utilizing timing error detection and recovery to dynamically improve superscalar processor performance;Bezdek;Master’s Thesis,2006

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Reliability of Redundant Fault-Tolerant Systems;Wiley Encyclopedia of Electrical and Electronics Engineering;2019-08-12

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3