Contact Etch Schemes at Advanced Logic Technology Nodes

Author:

Huang Jingyong,Zhang Cheng-Long,Han Qiu-Hua

Abstract

Since CMOS technology moved to sub40nm node and beyond, the limits of both pre-etch and post-etch process have posed the huge challenges to contact etch itself, contact etch is playing a more and more critical role in yield enhancement. In this paper, we addressed the different schemes for both gate-first process and gate-last process to deal with the limits of pre-etch conditions including the ILD (inter-layer dielectrics) thick variation related litho local defocus, the random photo resist footing/scumming, the much thinner ILD thickness on gate, the excessively small pitch related overlay effect and the impact of gate height, and to handle the limits of post-etch processes such as WET clean related polymer remaining and W gap-fill related W missing. In brief, besides the well optimized traditional etch processes to deliver the vertical contact hole, both the pre-etch treatment and the special flush step are indispensable to broaden the overall contact loop process window, reduce the contact open and/or high Rc issue. Both indexes are highly related to final yield performance.

Publisher

The Electrochemical Society

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3