Author:
Sleeckx Erik,Schaekers Mark,Durr Emma
Abstract
In 3D integration technology, TSVs (Through Silicon Via) are used to electrically interconnect stacked chips. The preferred isolation process is SA-CVD O3/TEOS based oxide because it is conformal and has a high deposition rate at low temperature. A drawback is a high TSV density dependency that leads to a non-uniform liner thickness across the chip and along the whole wafer. Using a pulsed flow 400{degree sign}C O3/TEOS process, we obtained a superior result in terms of conformality and structure density dependency for via's with aspect ratio 10 (2x20 and 5x50μm). The process strongly outperforms standard processes without pulsing.
Publisher
The Electrochemical Society
Cited by
8 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献