Integration Issue of Tensile SiN Liner for Dual Stress Liner(DSL) in Gate-Last High-k/Metal Gate(HKMG) Process Flow
-
Published:2013-03-08
Issue:1
Volume:52
Page:677-681
-
ISSN:1938-5862
-
Container-title:ECS Transactions
-
language:
-
Short-container-title:ECS Trans.
Author:
Qin Changliang,Yin Haizhou,Yin Huaxiang,Wang Guilei,Hong Peizhen,Yang Tao,Lu Yihong,Xu Qiang,Zhao Zhiguo,Cui Huishan,Zhao Chao
Abstract
In this paper, a process challenge of integrating Dual Stress Liner (DSL) (1)-(2) into gate-last High-k/Metal Gate (HKMG) flow is explained and a solution is presented. DSL is an effective method to enhance carriers’ mobility for short channel devices. But when it is applied to gate-last HKMG flow, the dummy gate oxide removal step (wet etch by DHF solution) would result in significant etch of tensile SiN liner. Because tensile SiN liner is formed on gate spacers and is exposed after Poly-Open-Polish (POP) CMP, recesses at the sides of the gate stacks would be formed during dummy gate oxide etch. In order to solve this problem, tensile SiN liner is treated in N2 plasma to reduce it’s etch rate in DHF solution. As a result, no recess appears at the side of gate stacks in our devices during the dummy gate oxide removal step.
Publisher
The Electrochemical Society
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献