Design and simulation of hybrid SET-CMOS inverter using macro-model technique
-
Published:2022-11-01
Issue:6 Nov-Dec
Volume:68
Page:
-
ISSN:2683-2224
-
Container-title:Revista Mexicana de Física
-
language:
-
Short-container-title:Rev. Mex. Fís.
Author:
EL KAZDIR Moulay Said,Rzaizi M.,El Assali K.,Abouelaoualim D.
Abstract
The single-electron transistor (SET) is one of the frontier device that can offer high operating speed at an ultra-low power consumption. SET macro-modeling, can be used for a SET-CMOS circuit simulation. In this work, we develop a new macro model of SET- CMOS hybrid whose is very useful effect in VLSI circuits design. All simulations are performed using environment SIMSCAPE of MATLAB SIMULINK. This architecture were realized by implementing the NMOS of conventional inverter with a SET macro-model. The simulation results show that the hybrid structure offers better performance. Indeed, the designed circuits are able to work at room temperature.
Publisher
Sociedad Mexicana de Fisica A C
Subject
General Physics and Astronomy,Education