Voltage-insensitive stochastic magnetic tunnel junctions with double free layers

Author:

Ota Rikuto12,Kobayashi Keito12ORCID,Hayakawa Keisuke12,Kanai Shun1234567ORCID,Çamsarı Kerem Y.8ORCID,Ohno Hideo1349ORCID,Fukami Shunsuke1234910ORCID

Affiliation:

1. Laboratory for Nanoelectronics and Spintronics, Research Institute of Electrical Communication, Tohoku University 1 , Sendai 980-8577, Japan

2. Graduate School of Engineering, Tohoku University 2 , Sendai 980-0845, Japan

3. Center for Science and Innovation in Spintronics, Tohoku University 3 , Sendai 980-8577, Japan

4. WPI-Advanced Institute for Materials Research, Tohoku University 4 , Sendai 980-8577, Japan

5. PRESTO, Japan Science and Technology Agency 5 , Kawaguchi 332-0012, Japan

6. Division for the Establishment of Frontier Sciences, Tohoku University 6 , Sendai 980-8577, Japan

7. National Institutes for Quantum Science and Technology 7 , Takasaki 370-1207, Japan

8. Department of Electrical and Computer Engineering, University of California 8 , Santa Barbara, California 93106, USA

9. Center for Innovative Integrated Electronic Systems, Tohoku University 9 , Sendai 980-0845, Japan

10. Inamori Research Institute for Science 10 , Kyoto 600-8411, Japan

Abstract

Stochastic magnetic tunnel junction (s-MTJ) is a promising component of probabilistic bit (p-bit), which plays a pivotal role in probabilistic computers. For a standard cell structure of the p-bit, s-MTJ is desired to be insensitive to voltage across the junction over several hundred millivolts. In conventional s-MTJs with a reference layer having a fixed magnetization direction, however, the stochastic output significantly varies with the voltage due to spin-transfer torque (STT) acting on the stochastic free layer. In this work, we study a s-MTJ with a “double-free-layer” design theoretically proposed earlier, in which the fixed reference layer of the conventional structure is replaced by another stochastic free layer, effectively mitigating the influence of STT on the stochastic output. We show that the key device property characterized by the ratio of relaxation times between the high- and low-resistance states is one to two orders of magnitude less sensitive to bias voltage variations compared to conventional s-MTJs when the top and bottom free layers are designed to possess the same effective thickness. This work opens a pathway for reliable, nanosecond-operation, high-output, and scalable spintronics-based p-bits.

Funder

Core Research for Evolutional Science and Technology

AdCorp

MEXT Initiative to Establish Next-generation Novel Integrated Circuits Centers

Samsung GRO

Research Institute of Electrical Communication, Tohoku University

Shimadzu

Takano Research Foundation

Precursory Research for Embryonic Science and Technology

Publisher

AIP Publishing

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3