Abstract
4-bits Absolute Value Detector circuit is a very commonly used circuit design. As to simplify the internal circuit design to make the total number of stage lesser which provides a less critical path circuit delay. Generally, this paper used combination of static CMOS design and the path transistor circuit design to design our circuit. After we got the optimized design, we applied the logic effort calculation to calculate the minimum delay of the circuit and determined the specific gate sizing value for each logic component. The energy optimization can be obtained by increasing our delay and adjusting the power supply (VDD) value. Eventually, we sacrifice our delay a little bit to get a huge amount of energy reduction.
Publisher
Darcy & Roy Press Co. Ltd.
Reference10 articles.
1. Dreslinski R G, Wieckowski M, Blaauw D, et al. Near-Threshold Computing: Reclaiming Moore's Law Through Energy Efficient Integrated Circuits [J]. Proceedings of the IEEE, 2010, 98(2): 253-266.
2. Yuan Mingzheng. An Absolute-value Detector with Threshold Comparing for Spike Detection in Brain-machine Interface [J]. Journal of Physics: Conference Series, 2021, 2113(1).
3. Heranmoy Maity, Arijit Kumar Barik, Arindam Biswas, Anup Kumar Bhattacharjee, Anita Pal. Design of Quantum Cost, Garbage Output and Delay Optimized BCD to Excess-3 and 2’s Complement Code Converter [J]. Journal of Circuits, Systems and Computers, 2018, 27(12).
4. Holden K N. N-bit carry select adder circuit having only one full adder per bit: US, US4525797 A [P]. 1985.
5. Charles S. De Morgan's law and theorems. 2013.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Trade-offs Between Delay and Energy in 4-Bit Absolute Value Detector and its application analysis;Highlights in Science, Engineering and Technology;2023-11-28
2. Analysis and Optimization Strategies Based on 4-bit Absolute Value Detector;Proceedings of the 6th International Conference on Information Technologies and Electrical Engineering;2023-11-03