Area and power efficient divide-by-32/33 dual-modulus pre-scaler using split-path TSPC with AVLS for frequency divider

Author:

Siddaiah Premananda Belegehalli1,Narsepalli Sahithi1,Mittal Sanya1,Rehman Abdur1

Affiliation:

1. Department of Electronics and Telecommunication Engineering RV College of Engineering , Bengaluru , India

Abstract

Abstract Pre-scalers are electronic circuits used in phase-locked loops to multiply frequencies. This is achieved by dividing the high-frequency signals generated from a voltage-controlled oscillator. The high-frequency operation of pre-scaler circuits leads to significantly higher power consumption. To address this, D flip-flops (D-FF) realized using true-single phase clocking (TSPC) logic. The work suggests incorporating the Adaptive Voltage Level Source (AVLS) circuit with the Dual Modulus Pre-Scaler (DMPS) circuit to reduce power consumption. In addition to the incorporation of the AVLS circuit, pass transistor logic (PTL) used in the feedback, further minimizes transistors and power. This paper proposes three different designs for divide-by-32/33 DMPS circuit. The proposed-1 design combines regular TSPC-based D-FF with PTL in the feedback and an AVLS circuit, resulting in an average power reduction of 36.5%. The proposed-2 design employs split-path TSPC-based D-FF with logic gates and an AVLS circuit, achieving a power reduction of 46.9%. The proposed-3 design employs split-path TSPC-based D-FF with PTL in the feedback and an AVLS circuit, achieving a significant power reduction of 47.8% compared to the existing DMPS circuit and transistor count by 9.1%. The proposed circuits are realized using a CMOS 180 nm technology node. Cadence Virtuoso and Spectre tools are used. The proposed divide-by-32/33 DMPS circuits also realized in the CMOS 45 nm technology node to verify the functionality in the lower technology node. A power reduction of 46.86% observed when compared to the reference circuit. The proposed designs are both power- and area-efficient, making them promising solutions for minimizing power consumption in pre-scaler circuits.

Publisher

Walter de Gruyter GmbH

Reference21 articles.

1. R. Parameshwaran, G. Lakshminarayanan, M. Shakunthala, and M. Vimal Kumar, “A Novel Design of Ultra-Low-power 32/33 Pre-scaler based on modified 2/3 TSPC Pre-scaler for PLL Applications”, Journal of Critical Reviews, vol. 7(2), pp. 820-823, 2020.

2. P. Anirvinnan, Vaishnavi S. Parashar, D. Aneesh Bharadwaj, and B.S. Premananda, “Low-power AVLS-TSPC based 2/3 Pre-Scaler”, International Journal of Engineering and Advanced Technology, vol. 9(1), pp. 6687-6693, 2019.

3. K. Deepthi and P. Srikanth, “Design of 18-Transistor TSPC Flip-Flop based on Logic Structure Reduction Schemes”, International Journal of Research, vol. 8(5), pp. 1049-1055, 2019.

4. Y. Kishore Kumar, G. Leenendra Chowdary, and C.R.S. Hanuman, “Low Power Single Phase Clock Multiband Flexible Divider using Low Power Techniques”, International Journal of Electronics Communication & Instrumentation Engineering Research and Development, vol. 4(1), pp. 27-36, 2014.

5. S. Surya, “Novel Design of wideband TSPC divide-by-32/33 Dual Modulus Pre-scaler”, International Journal for Technological Research in Engineering, vol. 3(10), pp. 2846-2849, 2016.

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Area and Power Efficient AVLS-TSPC-Based Diffused Bit Generator for Key Generation;Circuits, Systems, and Signal Processing;2024-01-31

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3