1. R. Parameshwaran, G. Lakshminarayanan, M. Shakunthala, and M. Vimal Kumar, “A Novel Design of Ultra-Low-power 32/33 Pre-scaler based on modified 2/3 TSPC Pre-scaler for PLL Applications”, Journal of Critical Reviews, vol. 7(2), pp. 820-823, 2020.
2. P. Anirvinnan, Vaishnavi S. Parashar, D. Aneesh Bharadwaj, and B.S. Premananda, “Low-power AVLS-TSPC based 2/3 Pre-Scaler”, International Journal of Engineering and Advanced Technology, vol. 9(1), pp. 6687-6693, 2019.
3. K. Deepthi and P. Srikanth, “Design of 18-Transistor TSPC Flip-Flop based on Logic Structure Reduction Schemes”, International Journal of Research, vol. 8(5), pp. 1049-1055, 2019.
4. Y. Kishore Kumar, G. Leenendra Chowdary, and C.R.S. Hanuman, “Low Power Single Phase Clock Multiband Flexible Divider using Low Power Techniques”, International Journal of Electronics Communication & Instrumentation Engineering Research and Development, vol. 4(1), pp. 27-36, 2014.
5. S. Surya, “Novel Design of wideband TSPC divide-by-32/33 Dual Modulus Pre-scaler”, International Journal for Technological Research in Engineering, vol. 3(10), pp. 2846-2849, 2016.