Delay Comparison for 16x16 Vedic Multiplier Using RCA and CLA
-
Published:2016-06-01
Issue:3
Volume:6
Page:1205
-
ISSN:2088-8708
-
Container-title:International Journal of Electrical and Computer Engineering (IJECE)
-
language:
-
Short-container-title:IJECE
Author:
Bhavani M.,Siva Kumar M.,Srinivas Rao K.
Abstract
<p>In any integrated chip compulsory adders are required because first they are fast and second are the less power consumption and delay. And at the same time multiplication process is also used in various applications. So as the speed of multiplier increases then the speed of processor also increases. And hence we are proposing the Vedic multiplier using these adders. Vedic multiplier is an ancient mathematics which uses mainly 16 sutras for its operation. In this project we are using “urdhva triyagbhyam” sutra to do our process. This paper proposes the Vedic multiplier using the adders ripple carry adder(RCA) and carry look ahead adder(CLA) and puts forward that CLA is better than RCA.The major parameters we are simulating here are number of slices and delay. The code is written by using Verilog and is implemented using Xilinx ISE Design Suite.</p>
Publisher
Institute of Advanced Engineering and Science
Subject
Electrical and Electronic Engineering,General Computer Science
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献