A Framework to Compare Estimated and Measured Power Consumption on FPGAs
-
Published:2019-12-01
Issue:4
Volume:15
Page:329-337
-
ISSN:1546-1998
-
Container-title:Journal of Low Power Electronics
-
language:en
-
Short-container-title:Journal of Low Power Electronics
Author:
Oliver Juan P.,Favaro Federico,Boemo Eduardo
Abstract
In this paper, an extensive review of the available publications about comparing estimations versus measurements of power consumption in FPGA technology is carried out. This study reveals that the variety of experimental setups makes it difficult to elaborate solid studies departing
from the results of different researchers using meta-analysis techniques. To mitigate this problem, we propose a procedure to standardize the setup of FPGA power estimation experiments. The goal is to make as close as possible power estimations and their corresponding actual on-chip measurements.
The main idea is to use a fixed arrangement composed by a parameterized pattern generator block at the input, together with a set of interchangeable IP cores utilized as reference circuits. All the blocks are mapped together inside the FPGA sample, being the clock and reset lines the sole
input signals. Thus, both power estimation and actual measurements are performed to the whole system in identical conditions. In order to illustrate the method, the paper includes some examples of the proposed methodology for different cores. A set of 25 circuits have been tested in two FPGA
families, obtaining relative errors in power estimation between –61.5% and 9.2%.
Publisher
American Scientific Publishers
Subject
Electrical and Electronic Engineering
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献