Author:
Violette Katherine E.,Wise Rick,Chao Chih-Ping,Unnikrishnan Sreenath
Abstract
ABSTRACTA facet-free, selective epitaxy process has been identified using the SiH2CI2 /HCI/H2 chemistry in a commercially available, single-wafer epitaxy reactor. The pre-epitaxy bake required a minimum of 900°C in order to obtain a clean silicon surface with reasonable throughput while preserving the integrity of the shallow trench isolation structures. The epitaxy growth rate ranged from as low as 130Å/rnin at 825°C, 10 torr to as high as 1500 Å/min at 875°C and 70 torr while the deposition rate of polysilicon on polysilicon differed significantly: at 10 torr, the epitaxy growth rate is greater by as much as 50%, and at 70 torr the polysilicon deposition rate is greater by as much as 40%. The facet suppression depended heavily on two things: the undercut beneath the polysilicon gate sidewall insulator and the process pressure. The undercut is believed to be responsible for suppressing the initial stage of facet formation, most probably by completely eliminating lateral overgrowth of the crystal. The process conditions then enable continued facet suppression perhaps by restricting the silicon surface mobility. The sidewall structure and process conditions combine to make a reliably facet-free selective epitaxy process
Publisher
Springer Science and Business Media LLC
Reference24 articles.
1. Modeling of facet growth on patterned Si substrate in gas source MBE
2. Facet formation mechanism of silicon selective epitaxial layer by Si ultrahigh vacuum chemical vapor deposition
3. In situ RHEED and AFM investigation of growth front morphology evolution of Si(001) grown by UHV-CVD
4. Low-resistance self-aligned Ti-silicide technology for sub-quarter micron CMOS devices
5. 16. Weldon K. , Dory T. , Jan C. H. , Landau B. , Stivers A. , and Bohr M. , in The Extended Abstracts of the 186th Meeting of the Electrochemical Society, Miami Beach, FL, 1994 (Electrochem. Society), p. 756–757-.