High-Speed and Energy-Efficient Carry Look-Ahead Adder

Author:

Balasubramanian PadmanabhanORCID,Mastorakis Nikos E.

Abstract

The carry look-ahead adder (CLA) is well known among the family of high-speed adders. However, a conventional CLA is not faster than other high-speed adders such as a conditional sum adder (CSA), a carry-select adder (CSLA), and the Kogge–Stone adder (KSA), which is the fastest parallel-prefix adder. Further, in terms of power-delay product (PDP) that characterizes the energy of digital circuits, the conventional CLA is not efficient compared to CSLA and KSA. In this context, this paper presents a high-speed and energy-efficient architecture for the CLA. Many adders ranging from ripple carry to parallel-prefix adders were implemented using a 32-28 nm CMOS standard digital cell library by considering a 32-bit addition. The adders were structurally described in Verilog and synthesized using Synopsys Design Compiler. From the results obtained, it is observed that the proposed CLA achieves a reduction in critical path delay by 55.3% and a reduction in PDP by 45% compared to the conventional CLA. Compared to the CSA, the proposed CLA achieves a reduction in critical path delay by 33.9%, a reduction in power by 26.1%, and a reduction in PDP by 51.1%. Compared to an optimized CSLA, the proposed CLA achieves a reduction in power by 35.4%, a reduction in area by 37.3%, and a reduction in PDP by 37.1% without sacrificing the speed. Although the KSA is faster, the proposed CLA achieves a reduction in power by 39.6%, a reduction in PDP by 6.5%, and a reduction in area by 55.6% in comparison.

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering

Reference29 articles.

1. Computer Architecture: A Quantitative Approach;Hennessy,2003

2. A CMOS VLSI implementation of an asynchronous ALU;Garside;Proceedings of the IFIP Working Conference on Asynchronous Design Methodologies,1993

3. A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations

4. Synopsys SAED_EDK32/28_CORE Databook. Revision 1.0.0 https://www.synopsys.com/community/university-program/teaching-resources.html

5. Digital Integrated Circuits: A Design Perspective;Rabaey,2003

Cited by 10 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Implementation of High-Speed Multi-Trit Adders for Balanced and Unbalanced Ternary Logic;2024 13th International Conference on Communications, Circuits and Systems (ICCCAS);2024-05-10

2. 16-bit Vedic multiplier Using Carry Skip Adder;2024 International Conference on Intelligent Systems for Cybersecurity (ISCS);2024-05-03

3. RESAC: A redundancy strategy involving approximate computing for error-tolerant applications;Microelectronics Reliability;2023-11

4. FAC: A Fault-Tolerant Design Approach Based on Approximate Computing;Electronics;2023-09-09

5. A Fault-Tolerant Design Strategy Utilizing Approximate Computing;2023 IEEE Region 10 Symposium (TENSYMP);2023-09-06

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3