The Impact of Ambient Temperature on Electrothermal Characteristics in Stacked Nanosheet Transistors with Multiple Lateral Stacks
-
Published:2023-11-18
Issue:22
Volume:13
Page:2971
-
ISSN:2079-4991
-
Container-title:Nanomaterials
-
language:en
-
Short-container-title:Nanomaterials
Author:
Zhao Peng123, Cao Lei123, Wang Guilei4ORCID, Wu Zhenhua123ORCID, Yin Huaxiang123ORCID
Affiliation:
1. Integrated Circuit Advanced Process R&D Center, Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China 2. State Key Lab of Fabrication Technologies for Integrated Circuits, Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China 3. School of Integrated Circuits, University of Chinese Academy of Sciences, Beijing 100049, China 4. Process Integration, Beijing Superstring Academy of Memory Technology, Beijing 100176, China
Abstract
With characteristic size scaling down to the nanoscale range, the confined geometry exacerbates the self-heating effect (SHE) in nanoscale devices. In this paper, the impact of ambient temperature (Tamb) on the SHE in stacked nanosheet transistors is investigated. As the number of lateral stacks (Nstack) increases, the nanoscale devices show more severe thermal crosstalk issues, and the current performance between n- and p-type nanoscale transistors exhibits different degradation trends. To compare the effect of different Tamb ranges, the temperature coefficients of current per stack and threshold voltage are analyzed. As the Nstack increases from 4 to 32, it is verified that the zero-temperature coefficient bias point (VZTC) decreases significantly in p-type nanoscale devices when Tamb is above room temperature. This can be explained by the enhanced thermal crosstalk. Then, the gate length-dependent electrothermal characteristics with different Nstacks are investigated at various Tambs. To explore the origin of drain current variation, the temperature-dependent backscattering model is utilized to explain the variation. At last, the simulation results verify the impact of Tamb on the SHE. The study provides an effective design guide for stacked nanosheet transistors when considering multiple stacks in circuit applications.
Funder
Strategic Priority Research Program of the Chinese Academy of Sciences Joint Development Program of Semiconductor Technology Innovation Center (Beijing), Co.
Subject
General Materials Science,General Chemical Engineering
Reference34 articles.
1. (2023, May 01). International Roadmap for Devices and Systems (IRDS). Available online: https://irds.ieee.org/editions/2020. 2. Bae, G., Bae, D.-I., Kang, M., Hwang, S.M., Kim, S.S., Seo, B., Kwon, T.Y., Lee, T.J., Moon, C., and Choi, Y.M. (2018, January 1–5). 3nm GAA Technology Featuring Multi-Bridge-Channel FET for Low Power and High Performance Applications. Proceedings of the 2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA. 3. Loubet, N., Hook, T., Montanini, P., Yeung, C.-W., Kanakasabapathy, S., Guillom, M., Yamashita, T., Zhang, J., Miao, X., and Wang, J. (2017, January 5–8). Stacked Nanosheet Gate-All-around Transistor to Enable Scaling beyond FinFET. Proceedings of the 2017 Symposium on VLSI Technology, Kyoto, Japan. 4. Self-Heating and Electrothermal Properties of Advanced Sub-5-nm Node Nanoplate FET;Myeong;IEEE Electron Device Lett.,2020 5. Vermeersch, B., Bury, E., Xiang, Y., Schuddinck, P., Bhuwalka, K.K., Hellings, G., and Ryckaert, J. (2022, January 12–17). Self-Heating in iN8–iN2 CMOS Logic Cells: Thermal Impact of Architecture (FinFET, Nanosheet, Forksheet and CFET) and Scaling Boosters. Proceedings of the 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), Honolulu, HI, USA.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. The Impact of Nanotechnology on Modern Microelectronics;2024 International Conference on Optimization Computing and Wireless Communication (ICOCWC);2024-01-29
|
|