A Fresh View on the Microarchitectural Design of FPGA-Based RISC CPUs in the IoT Era

Author:

Scotti Giovanni,Zoni DavideORCID

Abstract

The Internet-of-Things (IoT) revolution has shaped a new application domain where low-power RISC architectures constitute the standard computational backbone. The current de-facto design practice for such architectures is to extend the ISA and the corresponding microarchitecture with custom instructions to efficiently manage the complex tasks imposed by IoT applications, i.e., augmented reality, artificial intelligence and autonomous driving, within narrow energy and area budgets. However, the new IoT application domain also offers a unique opportunity to revisit and optimize the RISC microarchitectural design flow from a more communication- and memory-centric viewpoint. This manuscript critically explores and optimizes the design of a RISC CPU front-end for IoT delivering a two-fold objective: (i) provide an optimized CPU microarchitecture; and (ii) present a set of three design guidelines to steer the implementation of IoT CPUs. The exploration sits on a newly proposed Systems-on-Chip (SoC) and RISC CPU implementing the RISC-V/IMF ISA and accounting for area, timing, and performance design metrics. Such SoC offers a reference design to evaluate pros and cons of different microarchitectural solutions. A wide combination of microarchitectures considering different branch prediction schemes, cache design architectures and on-chip bus solutions have been evaluated. The entire exploration is focused on the FPGA-based implementation due to the renewed interest for this technology demonstrated by both the research community and companies. We note that ARM launched the DesignStart FPGA program to make available the Cortex-M microcontrollers on Xilinx FPGAs in the form of IP blocks.

Funder

Horizon 2020 Framework Programme

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering

Reference34 articles.

1. Real-Time CPU-Based Large-Scale Three-Dimensional Mesh Reconstruction

2. RISC-V Instruction Set Architecture (ISA)https://riscv.org/

Cited by 13 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Design-time methodology for optimizing mixed-precision CPU architectures on FPGA;Journal of Systems Architecture;2024-10

2. A Deep- Learning Technique to Locate Cryptographic Operations in Side-Channel Traces;2024 Design, Automation & Test in Europe Conference & Exhibition (DATE);2024-03-25

3. Implementing Bit Manipulation Instructions on Architecture of RISC-V Processor;2023 Global Conference on Information Technologies and Communications (GCITC);2023-12-01

4. A Survey on Run-time Power Monitors at the Edge;ACM Computing Surveys;2023-07-17

5. Hardware and Software Support for Mixed Precision Computing: a Roadmap for Embedded and HPC Systems;2023 Design, Automation & Test in Europe Conference & Exhibition (DATE);2023-04

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3