PCCNoC: Packet Connected Circuit as Network on Chip for High Throughput and Low Latency SoCs

Author:

Zhou Xinbing1,Hao Peng2,Liu Dake13

Affiliation:

1. School of Information and Communication Engineering, Hainan University, Haikou 570228, China

2. School of Computer Science, Northwestern Polytechnical University, Xi’an 710072, China

3. Ultichip Communications Technology Company Limited, Beijing 100191, China

Abstract

Hundreds of processor cores or modules are integrated into a single chip. The traditional bus or crossbar is challenged by bandwidth, scalability, and silicon area, and cannot meet the requirements of high end applications. Network-on-chip (NoC) has become a very promising interconnection structure because of its good scalability, predictable interconnect length and delay, high bandwidth, and reusability. However, the most available packet routing NoC may not be the perfect solution for high-end heterogeneous multi-core real-time systems-on-chip (SoC) because of the excessive latency and cache cost overhead. Moreover, circuit switching is limited by the scale, connectivity flexibility, and excessive overhead of fully connected systems. To solve the above problems and to meet the need for low latency, high throughput, and flexibility, this paper proposes PCCNoC (Packet Connected Circuit NoC), a low-latency and low-overhead NoC based on both packet switching (setting-up circuit) and circuit switching (data transmission on circuit), which offers flexible routing and zero overhead of data transmission latency, making it suitable for high-end heterogeneous multi-core real-time SoC at various system scales. Compared with typically available packet switched NoC, our PCCoC sees 242% improved performance and 97% latency reduction while keeping the silicon cost relatively low.

Funder

Hainan University project funding

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering

Reference46 articles.

1. Bennett, H. (2023, February 12). International Technology Roadmap for Semiconductors 2015 Edition Outside System Connectivity, Available online: https://www.nist.gov/publications/international-technology-roadmap-semiconductors-2015-edition-outside-system.

2. Design and evaluation of a high throughput QoS-aware and congestion-aware router architecture for Network-on-Chip;Wang;Microprocess. Microsyst.,2014

3. Balasubramonian, R., and Pinkston, T.M. (2011). Buses and Crossbars, Springer.

4. Networks on chip;Jantsch;IEEE Trans. Comput.,2010

5. Dally, W.J., and Towles, B.P. (2004). Principles and Practices of Interconnection Networks, Elsevier.

Cited by 3 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3