Affiliation:
1. Korea Advanced Institute of Science and Technology—KAIST, Daejeon 34141, Republic of Korea
Abstract
With the exponential growth of the Internet of Things (IoT), ensuring robust end-to-end encryption is paramount. Current cryptographic accelerators often struggle with balancing security, area efficiency, and power consumption, which are critical for compact IoT devices and system-on-chips (SoCs). This work presents a novel approach to designing substitution boxes (S-boxes) for Advanced Encryption Standard (AES) encryption, leveraging dual quad-bit structures to enhance cryptographic security and hardware efficiency. By utilizing Algebraic Normal Forms (ANFs) and Walsh–Hadamard Transforms, the proposed Register Transfer Level (RTL) circuitry ensures optimal non-linearity, low differential uniformity, and bijectiveness, making it a robust and efficient solution for ASIC implementations. Implemented on 65 nm CMOS technology, our design undergoes rigorous statistical analysis to validate its security strength, followed by hardware implementation and functional verification on a ZedBoard. Leveraging Cadence EDA tools, the ASIC implementation achieves a central circuit area of approximately 199 μm2. The design incurs a hardware cost of roughly 80 gate equivalents and exhibits a maximum path delay of 0.38 ns. Power dissipation is measured at approximately 28.622 μW with a supply voltage of 0.72 V. According to the ASIC implementation on the TSMC 65 nm process, the proposed design achieves the best area efficiency, approximately 66.46% better than state-of-the-art designs.
Reference28 articles.
1. (2001). Advanced Encryption Standard (AES), FIPS Publications. FIPS PUB 197.
2. A projective general linear group based algorithm for the construction of a substitution box for block ciphers;Hussain;Neural Comput. Appl.,2012
3. Securing embedded systems;Hwang;IEEE Secur. Priv. Mag.,2006
4. Low-power compact composite field AES S-Box/Inv S-Box design in 65 nm CMOS using Novel XOR Gate;Ahmad;Integration,2013
5. Reyhani-Masoleh, M., Taha, D. (2018, January 25–27). New area record for the AEScombined S-box/inverse S-box. Proceedings of the 25th IEEE Symbosium on Computer Arithmetic, Amherst, MA, USA.