Affiliation:
1. Department of Computer Science and Engineering, Saint Petersburg Electrotechnical University “LETI”, Saint Petersburg 197022, Russia
Abstract
Traditionally, the usual multipliers are used to multiply signals by a constant, but multiplication by a constant can be considered as a special operation requiring the development of specialized multipliers. Different methods are being developed to accelerate multiplications. A large list of methods implement multiplication on a group of bits. The most known one is Booth’s algorithm, which implements two-digit multiplication. We propose a modification of the algorithm for the multiplication by three digits at the same time. This solution reduces the number of partial products and accelerates the operation of the multiplier. The paper presents the results of a comparative analysis of the characteristics of Booth’s algorithm and the proposed algorithm. Additionally, a comparison with built-in FPGA multipliers is illustrated.
Subject
Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering
Reference37 articles.
1. Efficient Implementation of Multiplier for Digital FIR Filters;Mallya;Int. J. Eng. Res.,2015
2. Shukla, T., Shukla, P.K., and Prabhakar, H. (2014, January 20–21). High speed multiplier for FIR filter design using window. Proceedings of the International Conference on Signal Processing and Integrated Networks (SPIN), Noida, India.
3. Reliability improved, high performance FIR filter design using new computation sharing multiplier: Suitable for signal processing applications;Umadevi;Clust. Comput.,2018
4. Cariow, A., Cariowa, G., and Paplinski, J.P. (2021). An Algorithm for Fast Multiplication of Kaluza Numbers. Appl. Sci., 11.
5. The Effects of Approximate Multiplication on Convolutional Neural Networks;Kim;IEEE Trans. Emerg. Top. Comput.,2021
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献