Cross-Mesh Clock Network Synthesis

Author:

Cheng Wei-Kai1ORCID,Yeh Zih-Ming1,Kao Hsu-Yu2,Huang Shih-Hsu2ORCID

Affiliation:

1. Department of Information and Computer Engineering, Chung Yuan Christian University, Taoyuan 320314, Taiwan

2. Department of Electronic Engineering, Chung Yuan Christian University, Taoyuan 320314, Taiwan

Abstract

In the clock network design, the trade-off between power consumption and timing closure is an important and difficult issue. The clock tree architecture has a shorter wire length and better power consumption, but it is more difficult to achieve timing closure with it. On the other hand, clock mesh architecture is easier to satisfy the clock skew constraint, but it usually has much more power consumption. Therefore, a hybrid clock network architecture that combines both the clock tree and clock mesh seems to be a promising solution. In a normal hybrid mesh/tree structure, a driving buffer is placed in the intersection of mesh lines. In this paper, we propose a novel cross-mesh architecture, and we distribute the buffers to balance the overall switching capacitance, reducing the number of registers connected to a subtree, and the load capacitance of a buffer. With the average dispersion of the overall driving force, our methodology creates small non-zero skew clock trees. In addition, we integrate clock gating, register clustering, and load balancing techniques to optimize clock skew and load capacitance simultaneously. The proposed methodology has four stages: cross-mesh planning, register clustering, mesh line connecting, and load balancing. Experimental results show that our cross-mesh architecture has high tolerance for process variation, and is robust in all the operation modes. Comparing it to the uniform mesh architecture, our methodology and algorithms reduce 28.9% of load capacitance and 80.4% of clock skew on average. Compared to the non-uniform mesh architecture, we also reduce capacitance by 22.4% and skew by 76.7% on average. This illustrates that we can obtain a feasible solution effectively and improve both power consumption and clock skew simultaneously.

Funder

Ministry of Science and Technology, Taiwan

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering

Reference35 articles.

1. Algebraic Formulation and Application of Multi-input Single-output Hierarchical Fuzzy Systems with Correction Factors;Sun;IEEE Trans. Fuzzy Syst.,2023

2. General Decomposition of Fuzzy Relations: Semi-tensor Product Approach;Fan;Fuzzy Sets Syst.,2020

3. Zero Skew Clock-tree Optimization with Buffer Insertion/Sizing and Wire Sizing;Tsai;IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.,2004

4. Liu, W.H., Li, Y.L., and Chen, H.C. (2010, January 18–21). Minimizing Clock Latency Range in Robust Clock Tree Synthesis. Proceedings of the 15th Asia and South Pacific Design Automation Conference (ASP-DAC), Taipei, Taiwan.

5. Shih, X.W., Cheng, C.C., Ho, Y.-K., and Chang, Y.-W. (2010, January 18–21). Blockage-avoiding Buffered Clock-tree Synthesis for Clock Latency-range and Skew Minimization. Proceedings of the 15th Asia and South Pacific Design Automation Conference (ASP-DAC), Taipei, Taiwan.

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Comparative Analysis of the Characteristics of Clock Network Structures Buffer Tree, H-tree, Clock Mesh for Technological Nodes 28nm and 90nm;2024 IEEE 25th International Conference of Young Professionals in Electron Devices and Materials (EDM);2024-06-28

2. Clock Network Design Challenges;2023 IEEE XVI International Scientific and Technical Conference Actual Problems of Electronic Instrument Engineering (APEIE);2023-11-10

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3