Margin Elimination in a 55 nm Near-Threshold Microcontroller with Adaptive Prediction Capability and Voltage Scaling

Author:

Yu Runze1ORCID,Li Zhenhao1ORCID,Deng Xi1ORCID,Wang Zhaoxu1ORCID,Zhang Haoming2ORCID,Liu Zhenglin1ORCID

Affiliation:

1. School of Integrated Circuits, Huazhong University of Science and Technology, Wuhan 430074, China

2. Wuhan Top-AI Semiconductor Co., Ltd., Wuhan 430030, China

Abstract

This paper presents an innovative approach for error prediction (EP) tailored to near-threshold operations, addressing the energy-efficient requirements of digital circuits in applications such as IoT devices and wearables. The novel EP technique combines the benefits of error prediction and detection, effectively addressing critical issues associated with each method by enabling adaptive prediction capability and voltage scaling. More specifically, the presented EP method requires no modifications to the processor pipeline and mitigates the generation of false-positive errors, ensuring stable operation of the system at high-efficiency points. The effectiveness of this strategy is demonstrated through its implementation in a near-threshold 32-bit microprocessor system with a modest 5.82% area overhead. Silicon measurements validate the adaptive EP system from 0.59 to 0.66 V (4–32 MHz) and confirm its removal of all voltage margins. Here, the EP technique reduces the energy consumption by 18.6–25.1% with respect to the signoff margins and it allows the system to operate without energy overhead compared to its ideal non-margined critical operation point, with less than a 5% throughput loss.

Funder

National Natural Science Foundation of China

Publisher

MDPI AG

Reference16 articles.

1. A near-threshold voltage oriented digital cell library for high-energy efficiency and optimized performance in 65 nm CMOS process;Jun;IEEE Trans. Circuits Syst. I Regul. Pap.,2017

2. Sharma, N., Shamkuwar, M., and Singh, I. (2019). Internet of Things and Big Data Analytics for Smart Generation, Springer.

3. Near-Threshold Wide-Voltage Design Review;Zhao;Tsinghua Sci. Technol.,2023

4. Impact of die-to-die and within-die parameter variations on the clock frequency and throughput of multi-core processors;Bowman;IEEE Trans. Very Large Scale Integr. (VLSI) Syst.,2009

5. Variation-tolerant, ultra-low-voltage microprocessor with a low-overhead, within-a-cycle in-situ timing-error detection and correction technique;Kim;IEEE J. Solid-State Circuits,2015

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3