IEC61131-3 Instruction List Language Processor for FPGAs

Author:

Hajduk Zbigniew1ORCID

Affiliation:

1. Department of Computer and Control Engineering, Rzeszów University of Technology, 35-959 Rzeszów, Poland

Abstract

This paper presents the architecture and field-programmable gate array (FPGA) implementation of a 32-bit central processing unit (CPU) dedicated to programmable logic controllers (PLCs). The CPU instruction set directly matches the instructions of the IEC 61131-3 standard Instruction List (IL) language. The designed IL processor is capable of handling 1-bit, 8-bit, 16-bit, and 32-bit data types. Apart from integer arithmetic operations, the IL processor also performs single precision floating-point operations included in the IEC 61131-3 IL language specification. It also directly performs instructions with a parenthesis modifier for all supported data types and facilitates the fast execution of a code containing Boolean expressions. This paper also presents the performance evaluation results of the developed IL processor. Although the IL processor executed the test algorithms substantially faster than industrial PLCs (e.g., Siemens S7-1200 and Fanux VersaMax), it turned out to be significantly slower than high-performance programmable automation controllers (PACs).

Funder

Minister of Education and Science of the Republic of Poland

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering

Reference18 articles.

1. (2013). International Standard Edition 3.0 (Standard No. IEC 61131-3).

2. John, K.H., and Tiegelkamp, M. (2010). IEC 61131-3: Programming Industrial Automation Systems, Springer.

3. Implementation of a RISC microprocessor for programmable logic controllers;Rho;Microprocess. Microsyst.,1995

4. Snaider Carrillo, L., Agenor Polo, Z., and Mario Esmeral, P. (2005, January 28–30). Design and Implementation of an Embedded Microprocessor Compatible with IL Language in Accordance to the Norm IEC 61131-3. Proceedings of the International Conference on Reconfigurable Computing and FPGAs (ReConFig), Puebla, Mexico.

5. Xu, M., Ran, F., Chen, Z., Kang, S., and Li, R. (2005, January 27–29). IP Core Design of PLC Microprocessor with Boolean Module. Proceedings of the International Symposium on High Density Packaging and Microsystem Integration (HDP), Shanghai, China.

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3