Affiliation:
1. Department of Electronics and Communication Engineering National Institute of Technology Raipur Raipur Chhattisgarh India
2. School of Electronics Engineering (SENSE) Vellore Institute of Technology Chennai Tamil Nadu India
Abstract
AbstractIn this article, analysis of heating effect for a range of thermal resistance () and different ambient temperatures on the DC parameters of the proposed Silicon‐Gate All Around Dielectric Window Spaced‐Multi‐channel (Si‐GAA‐DWS‐multi‐channel) MOSFET is carried out. The performance of the device is examined through 3D‐ATLAS TCAD simulator, by performing the numerical and electrothermal analysis. Due to cylindrical dimension, the nanowire FETs undergoes undesirable self/lattice‐heating. The lattice heating of the device is calculated with respect to various device parameters such as channel length, drain‐source voltage, thermal resistance, ambient temperature, on‐current , and off‐current . The proposed device parameter has been compared with the existing devices, mainly with Silicon‐Nanowire‐Dielectric Pocket Packed MOSFET (Si‐NW‐DPP FET) and Silicon‐Nanowire MOSFET (Si‐NW FET). The Si‐GAA‐DWS‐multi‐channel FET is found to be as the better device than the other two structures, as the leakage current of the device is improved by 1 and 2 decades, drain current increases by 1 and 1 decade, a minimum SS of 63.271 mV/dec and a minimum DIBL of 26.172 mV/V, respectively. The lesser the SS, the faster will be the device; hence the proposed structure can be considered as the finest prospect for VLSI/ULSI electronic chips.
Subject
Electrical and Electronic Engineering,Computer Science Applications,Modeling and Simulation
Reference34 articles.
1. Cramming more components onto integrated circuits;Moore GE;Electronics,1965
2. The International Roadmap for Devices and Systems (IRDSTM) IRDS 2020 Edition.
3. A New Dual-Material Double-Gate (DMDG) Nanoscale SOI MOSFET—Two-Dimensional Analytical Modeling and Simulation
4. BaccaraniG ReggianiS.A compact double‐gate MOSFET model comprising quantum‐mechanical and non‐static effects. In:International Conference on Simulation of Semiconductor Processes and Devices Kyoto Japan; 1999:11‐14.
5. A Model of Fringing Fields in Short-Channel Planar and Triple-Gate SOI MOSFETs