Affiliation:
1. Department of Microelectronics and VLSI University Teaching Department Chhattisgarh Swami Vivekanand Technical University Bhilai Chhattisgarh 491107 India
Abstract
Herein, vertical double‐diffused metal‐oxide‐semiconductor field‐effect transistor(VDMOS) with improved device structure is proposed. Gate engineering is applied in the proposed device and two devices namely dual‐stepped gate technology (DSGT) and modified dual‐stepped gate technology (m‐DSGT) are proposed here. Due to the effect of gate engineering, switching ability is improved and area specific on‐resistance is reduced. Devices are simulated using Silvaco Atlas software. Breakdown voltages for conventional and m‐DSGT are 278.63 and 280.02 V, respectively, for = 0 V. The current density of conventional and m‐DSGT devices is and under the conditions on gate‐driven voltage of 1 V for = 10 V. Using 2D numerical simulations, the electrical performance of both DSGT and m‐DSGT devices is examined. The results demonstrate 76.6% decrease in specific on‐resistance, 4.22 times increase in current density, and 26.67% faster switching speed compared to conventional VDMOS, thus, improving the device performance.
Subject
Materials Chemistry,Electrical and Electronic Engineering,Surfaces, Coatings and Films,Surfaces and Interfaces,Condensed Matter Physics,Electronic, Optical and Magnetic Materials
Reference16 articles.
1. X.Cai D.Liu W.Qian in2022 China Semiconductor Technology Inter. Conf. (CSTIC) IEEE Shanghai China June2022.
2. Linearity and speed optimization in SOI LDMOS using gate engineering
3. Extended-$\hbox{p}^{+}$ Stepped Gate LDMOS for Improved Performance
4. A Stepped Oxide Hetero-Material Gate Trench Power MOSFET for Improved Performance
5. M.Qing-gang L.Bin inProc. of 2013 2nd Int. Conf. on Measurement Information and Control Vol.2 IEEE Harbin China August2013.