URM: A Unified RAM Management Scheme for NAND Flash Storage Devices

Author:

Li A. Xiaochang1ORCID,Chen B. Jichen2ORCID,Zhai C. Zhengjun1ORCID,Feng D. Mingchen3ORCID,Ye E. Xin4

Affiliation:

1. School of Computer Science and Engineering, Northwestern Polytechnical University, Xi’an 710072, China

2. Xi’an Microelectronics Technology Institute, Xi’an, China

3. College of Information Engineering, Northwest A&F University, Xi’an, China

4. Xi’an Technological University, Xi’an, China

Abstract

In NAND flash storage devices, the random access memory (RAM) is composed of a data buffer and mapping cache that play critical roles in storage performance. Furthermore, as the capacity growth rate of RAM chips lags far behind that of flash memory chips, determining how to take advantage of precious RAM is still a crucial issue. However, most existing buffer management studies on storage devices report performance degradation since these devices cannot refine reference regularities such as sequential, hot, or looping data patterns. In addition, most of these studies focus only on separately managing the data buffer or mapping cache. Compared with the existing buffer/cache management schemes (BMSs), we propose a unified RAM management (URM) scheme for not only the mapping cache but also the data buffer in NAND flash storage devices. URM compresses the mapping table to save memory space, and the remaining dynamic RAM space is used for the data buffer. For the data buffer part, we utilize the program counter-technique in the host layer that provides automatic pattern recognition for different applications, in contrast to existing BMSs. The program counter-technique in our design is able to distinguish four patterns. According to these patterns, the data buffer is divided into four size-adjustable zones. Therefore, our approach is linked to multimodal data and used in a data-intensive system. In particular, in URM, we use a multivariate classification to predict prefetching length in mapping buffer management. Our multivariate classification is transformed into multiple binary classifications (logistic regressions). Finally, we extensively evaluate URM using various realistic workloads, and the experimental results show that, compared with three data buffer management schemes, CFLRU, BPLRU, and VBBMS, URM can improve the hit ratio of data buffer and save response time by an average to 32% and 18%, respectively.

Funder

Advanced Research Project on Information System Equipment for the PLA during the 13th Five-Year Plan Period

Publisher

Hindawi Limited

Subject

Modeling and Simulation

Reference31 articles.

1. Study on Cell Shape in 3D NAND Flash Memory;W. Feng

2. The development status and future prospects of information processing microsystem;L. Tang;Microelectronics & Computer,2021

3. FTRM: A Cache-Based Fault Tolerant Recovery Mechanism for Multi-Channel Flash Devices

4. Implementation of memory efficient flash translation layer for open-channel SSDs;G. Oh;Hepatology,2021

5. ARC: a self-tuning, low overhead replacement cache;N. Megiddo;FAST,2003

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3