Fast Complete Ternary Addition with Novel 3:1 T-Multiplexer

Author:

Saha Aloke1ORCID,Pal Rahul2ORCID,Kumari Tripti1ORCID,Singh Rakesh K.1ORCID,Chakraborty Somashree1ORCID,Ghosh Jayanta3ORCID

Affiliation:

1. Department of ECE, Dr. B.C. Roy Engineering College, Durgapur, India

2. Department of Electronics, Haroa Govt ITI, Kolkata, India

3. Department of ECE, NIT Patna, Patna, India

Abstract

Background: Complete Ternary Adder is the prime building block for Ternary Carry Save Adder (TCSA) and acts as a critical deciding factor to optimize the overall speed-power performance for many complex ternary computing like ternary multiplications. Objective: This work proposes a new idea for high-speed complete Ternary Adder design with reduced Power-Delay-Product (PDP) using PTL (Pass Transistor Logic) based novel 3:1 Ternary Multiplexer (T-MUX) for efficient ternary computing. Materials: No external materials have been used in the present work. Methods: In the proposed approach, a novel 3:1 T-MUX with conventional E-MOS (Enhancementtype Metal Oxide Semiconductor) transistor is designed first. The Novel Select Unit (SU) and Control Unit (CU) are the prime building blocks of the proposed T-MUX circuit, which are discussed in detail. The 3:1 T-MUX is exploited next to achieve the proposed high-speed, low-PDP Ternary Half and Full Adder operation. The complete adder circuit is designed and optimized based on BSIM4 device parameters using 32nm standard CMOS technology with 1.0V supply rail at 27°C temperature. Trit values “0”, “1” and “2” are represented with 0V, 0.5V and 1.0V respectively. Extensive T-Spice simulation with all possible test patterns using PWL (Piece Wise Linear) input source validates the proposed circuit. The evaluated speed-power result of the proposed TFA is then compared with the most recent competitive study to set a benchmark. Results: The proposed complete TFA offers 68.9% and 82.5% reduction in propagation delay along with 27.7% and 31.6% Power-Delay-Product (PDP) reduction compared to the most recent competitive complete TFA Design-1 and Design-2, respectively. Discussion: As per the study, the proposed idea can be a good selection to produce fast ternary addition along with reduced Power-Delay-Product (PDP). Conclusion: The proposed complete TFA can be utilized effectively as Ternary Carry Save Adder (TCSA) for fast, low-PDP ternary multiplication as well as for other computation-intensive applications.

Publisher

Bentham Science Publishers Ltd.

Subject

Building and Construction

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Power Efficient Novel CMOS Double-base to Binary Encoder (DBE);2024 International Conference on Integrated Circuits, Communication, and Computing Systems (ICIC3S);2024-06-08

2. Comprehensive survey of ternary full adders: Statistics, corrections, and assessments;IET Circuits, Devices & Systems;2023-02-14

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3