Abstract
Numerous technological improvements and innovative device architecture have been thoroughly explored and tested for continually downscaling components without compromising on performance metrics. The most simplified structure that has been introduced so far is the junctionless transistors. Junctionless transistors have been shown to exhibit excellent electrical behavior with improved short-channel effects. The major challenges with junctionless based transistors are low ON-current drive and high device variability. Strain engineering has been proven to be a viable option to enhance the ON-current performance of the MOSFET. This work incorporated strained silicon in double gate junctionless ultra-thin body MOSFET (DG-JL UTB MOSFET), which enhanced the mobility of the charge carrier as a result of which ON current behavior improves. The simulated results show 30.2% enhancement in the ON-current, subthreshold current reduced to nearly half, ION/IOFF ratio is increased by three times, and Drain-induced barrier lowering (DIBL) reduced by 25.1% with respect to unstrained device. Analog performance metrics are also calculated for the considered device design. With strained silicon, the value of Gm is increased by more than 30% and transconductance generation factor (TGF) is increased by 28.27% in reference with the unstrained device.
Publisher
Inventive Research Organization
Reference12 articles.
1. [1] Colinge, Jean-Pierre. "The junctionless transistor." In Emerging devices for low-power and high-performance nanosystems, pp. 2-72. Jenny Stanford Publishing, 2018.
2. [2] Kaundal, Shalu, and Rana, A. K, "A review of junctionless transistor technology and its challenges." Journal of Nanoelectronics and Optoelectronics 14, no. 3 (2019): 310-320.
3. [3] John Chelliah, Cyril RA, and Rajesh Swaminathan. "Current trends in changing the channel in MOSFETs by III–V semiconducting nanostructures." Nanotechnology Reviews 6, no. 6 (2017): 613-623.
4. [4] Mohankumar, N., Binit Syamal, and Chandan Kumar Sarkar. "Influence of channel and gate engineering on the analog and RF performance of DG MOSFETs." IEEE transactions on Electron Devices 57, no. 4 (2010): 820-826.
5. [5] Pradhan, K. P., S. K. Mohapatra, P. K. Agarwal, P. K. Sahu, D. K. Behera, and Jyotismita Mishra. "Symmetric DG-MOSFET with gate and channel engineering: A 2-D simulation study." Microelectron. Solid State Electron 2, no. 1 (2013): 1-9.