Exploiting FPGA Block Memories for Protected Cryptographic Implementations

Author:

Bhasin Shivam1,Danger Jean-Luc2,Guilley Sylvain2,He Wei3

Affiliation:

1. TELECOM-ParisTech, Paris Cedex, France

2. TELECOM-ParisTech/Secure-IC S.A.S, Rennes, France

3. Universidad Politécnica de Madrid, Madrid, Spain

Abstract

Modern field programmable gate arrays (FPGAs) are power packed with features to facilitate designers. Availability of features like large block memory (BRAM), digital signal processing cores, and embedded CPU makes the design strategy of FPGAs quite different from ASICs. FPGAs are also widely used in security-critical applications where protection against known attacks is of prime importance. We focus on physical attacks that target physical implementations. To design countermeasures against such attacks, the strategy for FPGA designers should be different from that in ASIC. The available features should be exploited to design compact and strong countermeasures. In this article, we propose methods to exploit the BRAMs in FPGAs for designing compact countermeasures. Internal BRAM can be used to optimize intrinsic countermeasures such as masking and dual-rail logics, which otherwise have significant overhead (at least 2 × ) compared to unprotected ones. The optimizations are applied on a real AES-128 co-processor and tested for area overhead and resistance on Xilinx Virtex-5 chips. The presented masking countermeasure has an overhead of only 16% when applied on AES. Moreover, the dual-rail precharge logic (DPL) countermeasure has been optimized to pack the whole sequential part in the BRAM, hence enhancing the security. Proper robustness evaluations are conducted to analyze the optimization in terms of area and security.

Funder

Japan Science and Technology Agency

Strategic International Cooperative Program

French DoD (DGA/MI) through the grant of “BCDL” RAPID project

French Agence Nationale pour la Recherche (ANR), via a grant for project SPACES

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Cited by 9 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Power analysis attack resilient block cipher implementation based on 1‐of‐4 data encoding;ETRI Journal;2021-06-02

2. Spin Me Right Round Rotational Symmetry for FPGA-Specific AES: Extended Version;Journal of Cryptology;2020-01-22

3. A link-elimination partitioning approach for application graph mapping in reconfigurable computing systems;The Journal of Supercomputing;2019-11-07

4. Persistent Fault Injection in FPGA via BRAM Modification;2019 IEEE Conference on Dependable and Secure Computing (DSC);2019-11

5. NVM-Based FPGA Block RAM With Adaptive SLC-MLC Conversion;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2018-11

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3