High-Level Synthesis Implementation of an Embedded Real-Time HEVC Intra Encoder on FPGA for Media Applications

Author:

Sjövall Panu1ORCID,Lemmetti Ari1,Vanne Jarno1,Lahti Sakari2,Hämäläinen Timo D.2

Affiliation:

1. Ultra Video Group, Computing Sciences, Tampere University, Korkeakoulunkatu, Tampere, Finland

2. SoC Design Group, Computing Sciences, Tampere University, Korkeakoulunkatu, Tampere, Finland

Abstract

High Efficiency Video Coding (HEVC) is the key enabling technology for numerous modern media applications. Overcoming its computational complexity and customizing its rich features for real-time HEVC encoder implementations, calls for automated design methodologies. This article introduces the first complete High-Level Synthesis (HLS) implementation for HEVC intra encoder on FPGA. The C source code of our open-source Kvazaar HEVC encoder is used as a design entry point for HLS that is applied throughout the whole encoder design process, from data-intensive coding tools like intra prediction and discrete transforms to more control-oriented tools such as context-adaptive binary arithmetic coding (CABAC). Our prototype is run on Nokia AirFrame Cloud Server equipped with 2.4 GHz dual 14-core Intel Xeon processors and two Intel Arria 10 PCIe FPGA accelerator cards with 40 Gigabit Ethernet. This proof-of-concept system is designed for hardware-accelerated HEVC encoding and it achieves real-time 4K coding speed up to 120 fps. The coding performance can be easily scaled up by adding practically any number of network-connected FPGA cards to the system. These results indicate that our HLS proposal not only boosts development time, but also provides previously unseen design scalability with competitive performance over the existing FPGA and ASIC encoder implementations.

Funder

European Union's H2020 Framework Programme

National Authorities

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference54 articles.

1. Cisco Systems. (Dec. 2018). Cisco Visual Networking Index: Forecast and Trends 2017-2022 . Accessed on: June 15 2021. [Online]. Available: http://web.archive.org/web/20181213105003/https:/www.cisco.com/c/en/us/solutions/collateral/service-provider/visual-networking-index-vni/white-paper-c11-741490.pdf

2. High Efficiency Video Coding document ITU-T Rec. H.265 and ISO/IEC 23008-2 (HEVC) ITU-T and ISO/IEC Nov. 2019.

3. Overview of the High Efficiency Video Coding (HEVC) Standard

4. Advanced Video Coding for Generic Audiovisual Services document ITU-T Rec. H.264 and ISO/IEC 14496-10 (AVC) ITU-T and ISO/IEC Mar. 2009.

5. Kvazaar 2.0

Cited by 11 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Development of Sprite Drawing Hardware Combining High-Level Synthesis and FPGA Internal Memory;Proceedings of the 2024 6th International Electronics Communication Conference;2024-07-19

2. Performance variation caused by sprite drawing pattern for high-level synthesized sprite drawing hardware;Proceedings of the 2024 6th International Electronics Communication Conference;2024-07-19

3. High-Level Synthesis Implementation of SAD for VVC Standard;2024 IEEE 7th International Conference on Advanced Technologies, Signal and Image Processing (ATSIP);2024-07-11

4. A low power arithmetic unit driven motion estimation and intra prediction accelerators with adaptive Golomb–Rice entropy encoder for H.264 encoders on FPGA;Analog Integrated Circuits and Signal Processing;2024-01-05

5. Light-weight color image conversion like pencil drawing for high-level synthesized hardware;Artificial Life and Robotics;2023-12-22

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3