On-chip memory architecture exploration framework for DSP processor-based embedded system on chip

Author:

Kumar T.S. Rajesh1,Govindarajan R.2,Ravikumar C.P.3

Affiliation:

1. ST-Ericsson India Ltd., Bangalore, India

2. Indian Institue of Science, Bangalore, India

3. Texas Instruments India Pvt Ltd., Bangalore, India

Abstract

Today's SoCs are complex designs with multiple embedded processors, memory subsystems, and application specific peripherals. The memory architecture of embedded SoCs strongly influences the power and performance of the entire system. Further, the memory subsystem constitutes a major part (typically up to 70%) of the silicon area for the current day SoC. In this article, we address the on-chip memory architecture exploration for DSP processors which are organized as multiple memory banks, where banks can be single/dual ported with non-uniform bank sizes. In this paper we propose two different methods for physical memory architecture exploration and identify the strengths and applicability of these methods in a systematic way. Both methods address the memory architecture exploration for a given target application by considering the application's data access characteristics and generates a set of Pareto-optimal design points that are interesting from a power, performance and VLSI area perspective. To the best of our knowledge, this is the first comprehensive work on memory space exploration at physical memory level that integrates data layout and memory exploration to address the system objectives from both hardware design and application software development perspective. Further we propose an automatic framework that explores the design space identifying 100's of Pareto-optimal design points within a few hours of running on a standard desktop configuration.

Publisher

Association for Computing Machinery (ACM)

Subject

Hardware and Architecture,Software

Reference25 articles.

1. Acosta R. 2006. Embedded systems gallery. http://www.eetimes.com/design/automotive-design/4004589/Verification-challenges-of-embedded-memory-devices. Acosta R. 2006. Embedded systems gallery. http://www.eetimes.com/design/automotive-design/4004589/Verification-challenges-of-embedded-memory-devices.

2. Heterogeneous memory management for embedded systems

3. Data memory design considering effective bitwidth for low-energy embedded systems

Cited by 7 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Area and Energy Efficient Series Multilevel Cell STT-MRAMs for Optimized Read–Write Operations;IEEE Transactions on Magnetics;2019-01

2. Userspace Hypervisor Data Characterization in Virtualized Environment;INT C PAR DISTRIB SY;2018

3. System-level memory optimization for high-level synthesis of component-based SoCs;Proceedings of the 2014 International Conference on Hardware/Software Codesign and System Synthesis;2014-10-12

4. System-level memory optimization for high-level synthesis of component-based SoCs;Proceedings of the 2014 International Conference on Hardware/Software Codesign and System Synthesis;2014-10-12

5. A Design Methodology for Compositional High-Level Synthesis of Communication-Centric SoCs;Proceedings of the The 51st Annual Design Automation Conference on Design Automation Conference - DAC '14;2014

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3