FPGAD efender

Author:

La Tuan Minh1ORCID,Matas Kaspar1,Grunchevski Nikola1,Pham Khoa Dang1ORCID,Koch Dirk1ORCID

Affiliation:

1. The University of Manchester, Oxford Rd, Manchester, UK

Abstract

Sharing configuration bitstreams rather than netlists is a very desirable feature to protect IP or to share IP without longer CAD tool processing times. Furthermore, an increasing number of systems could hugely benefit from serving multiple users on the same FPGA, for example, for resource pooling in cloud infrastructures. This article researches the threat that a malicious application can impose on an FPGA-based system in a multi-tenancy scenario from a hardware security point of view. In particular, this article evaluates the risk systematically for FPGA power-hammering through short-circuits and self-oscillating circuits, which potentially may cause harm to a system. This risk includes implementing, tuning, and evaluating all FPGA self-oscillators known from the literature but also developing a large number of new power-hammering designs that have not been considered before. Our experiments demonstrate that malicious circuits can be tuned to the point that just 3% of the logic available on an Ultra96 FPGA board can draw the power budget of the entire FPGA board. This fact suggests a waste power potential for datacenter FPGAs in the range of kilowatts. In addition to carefully analyzing FPGA hardware security threats, we present the FPGA virus scanner FPGAD efender , which can detect (possibly) any self-oscillating FPGA circuit, as well as detecting short-circuits, high fanout nets, and a tapping onto signals outside the scope of a module for protecting data center FPGAs, such as Xilinx UltraScale+ devices at the bitstream level.

Funder

UK National Cyber Security Centre through the project rFAS

European Commission through the project EuroEXA

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference74 articles.

1. AES T-Box tampering attack

2. Plasma

3. Avnet. 2018. Ultra96 Hardware User Guide. Retrieved from http://zedboard.org/sites/default/files/documentations/Ultra96-HW-User-Guide-rev-1-0-V0_9_preliminary.pdf. Avnet. 2018. Ultra96 Hardware User Guide. Retrieved from http://zedboard.org/sites/default/files/documentations/Ultra96-HW-User-Guide-rev-1-0-V0_9_preliminary.pdf.

4. Avnet. 2018. Ultra96 Schematics. Retrieved from https://github.com/96boards/documentation/blob/master/consumer/ultra96/ultra96-v1/hardware-docs/files/ultra96-schematics.pdf. Avnet. 2018. Ultra96 Schematics. Retrieved from https://github.com/96boards/documentation/blob/master/consumer/ultra96/ultra96-v1/hardware-docs/files/ultra96-schematics.pdf.

Cited by 62 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Exploring the Usage of Fast Carry Chains to Implement Multistage Ring Oscillators on FPGAs: Design and Characterization;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2024-08

2. Detection of Stealthy Bitstreams in Cloud FPGAs using Graph Convolutional Networks*;2024 IEEE European Test Symposium (ETS);2024-05-20

3. Enabling Secure and Efficient Sharing of Accelerators in Expeditionary Systems;Journal of Hardware and Systems Security;2024-05-08

4. MaliGNNoma: GNN-Based Malicious Circuit Classifier for Secure Cloud FPGAs;2024 IEEE International Symposium on Hardware Oriented Security and Trust (HOST);2024-05-06

5. A Lightweight Non-Oscillatory Delay-Sensor for Remote Power Analysis;2024 IEEE International Symposium on Hardware Oriented Security and Trust (HOST);2024-05-06

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3