On-chip ESD Protection Design Methodologies by CAD Simulation

Author:

Pan Zijin1ORCID,Li Xunyu1ORCID,Hao Weiquan1ORCID,Miao Runyu1ORCID,Wang Albert1ORCID

Affiliation:

1. Dept. of Electrical and Computer Engineering, University of California, Riverside, USA

Abstract

Electrostatic discharge (ESD) can cause malfunction or failure of integrated circuits (ICs) . On-chip ESD protection design is a major IC design-for-reliability (DfR) challenge, particularly for complex chips made in advanced technology nodes. Traditional trial-and-error approaches become unacceptable to practical ESD protection designs for advanced ICs. Full-chip ESD protection circuit design optimization, prediction, and verification become essential to advanced chip designs, which highly depends on CAD algorithm and simulation that has been a constant research topic for decades. This paper reviews recent advances in CAD-enabled on-chip ESD protection circuit simulation design technologies and ESD-IC co-design methodologies. Key challenges of ESD CAD design practices are outlined. Practical ESD protection simulation design examples are discussed.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference51 articles.

1. Dept. of Defense Test Method Standard Microcircuits 1989 Electrostatic discharge sensitivity classification

2. An American National Standard Jointly Developed by ESD Association and JEDEC 2017 For electrostatic discharge sensitivity testing – human body model (HBM) – component level

3. The ESD Association 2012 Electrostatic discharge sensitivity testing: Machine model - component level

4. The International Electrotechnical Commission (IEC) 2008 Electromagnetic compatibility Part 4: Testing and measurement techniques Section 2: Electrostatic discharge immunity test

5. The ESD Association 2019 ESD Association standard practice for electrostatic discharge sensitivity testing – human metal model (HMM) component level

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. ESD Protection is About Circuit Design: Practices and Perspectives;2023 IEEE Asian Solid-State Circuits Conference (A-SSCC);2023-11-05

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3