Affiliation:
1. Pennsylvania State University
Abstract
Long interconnects are becoming an increasingly important problem from both power and performance perspectives. This motivates designers to adopt on-chip network-based communication infrastructures and three-dimensional (3D) designs where multiple device layers are stacked together. Considering the current trends towards increasing use of chip multiprocessing, it is timely to consider 3D chip multiprocessor design and memory networking issues, especially in the context of data management in large L2 caches. The overall goal of this paper is to study the challenges for L2 design and management in 3D chip multiprocessors. Our first contribution is to propose a router architecture and a topology design that makes use of a network architecture embedded into the L2 cache memory. Our second contribution is to demonstrate, through extensive experiments, that a 3D L2 memory architecture generates much better results than the conventional two-dimensional (2D) designs under different number of layers and vertical (inter-wafer) connections. In particular, our experiments show that a 3D architecture with no dynamic data migration generates better performance than a 2D architecture that employs data migration. This also helps reduce power consumption in L2 due to a reduced number of data movements.
Publisher
Association for Computing Machinery (ACM)
Cited by
168 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. MC-ELMM: Multi-Chip Endurance-Limited Memory Management;Proceedings of the International Symposium on Memory Systems;2023-10-02
2. Thermal Management for S-NUCA Many-Cores via Synchronous Thread Rotations;2023 Design, Automation & Test in Europe Conference & Exhibition (DATE);2023-04
3. Enhancing mechanism of CNT-CNT interface by metal nanoparticle and nanowire effect on the inside and outside of CNT;International Journal of Thermal Sciences;2023-03
4. Effective Routing Algorithm for Thermal Management in Vertically-
Partially-Connected 3D-network on Chip;Recent Advances in Electrical & Electronic Engineering (Formerly Recent Patents on Electrical & Electronic Engineering);2022-12
5. NoC-enabled 3D Heterogeneous Manycore Systems for Big-Data Applications;2022 23rd International Symposium on Quality Electronic Design (ISQED);2022-04-06