Scan-chain design and optimization for three-dimensional integrated circuits

Author:

Wu Xiaoxia1,Falkenstern Paul1,Chakrabarty Krishnendu2,Xie Yuan1

Affiliation:

1. Pennsylvania State University, University Park, PA

2. Duke University, Durham, NC

Abstract

Scan chains are widely used to improve the testability of integrated circuit (IC) designs and to facilitate fault diagnosis. For traditional 2D IC design, a number of design techniques have been proposed in the literature for scan-chain routing and scan-cell partitioning. However, these techniques are not effective for three-dimensional (3D) technologies, which have recently emerged as a promising means to continue technology scaling. In this article, we propose two techniques for designing scan chains in 3D ICs, with given constraints on the number of through-silicon-vias (TSVs). The first technique is based on a genetic algorithm (GA), and it addresses the ordering of cells in a single scan chain. The second optimization technique is based on integer linear programming (ILP); it addresses single-scan-chain ordering as well as the partitioning of scan flip-flops into multiple scan chains. We compare these two methods by conducting experiments on a set of ISCAS'89 benchmark circuits. The first conclusion obtained from the results is that 3D scan-chain optimization achieves significant wire-length reduction compared to 2D counterparts. The second conclusion is that the ILP-based technique provides lower bounds on the scan-chain interconnect length for 3D ICs, and it offers considerable reduction in wire-length compared to the GA-based heuristic method.

Funder

Division of Computing and Communication Foundations

National Science Foundation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Software

Reference36 articles.

1. Aarts E. and Korst J. 1989. Simulated Annealing and Boltzmann Machines. Wiley Chichester U.K. Aarts E. and Korst J. 1989. Simulated Annealing and Boltzmann Machines. Wiley Chichester U.K.

2. Placement and Routing in 3D Integrated Circuits

3. Bertsimas D. and Tsitsiklis J. 1997. Introduction to Linear Optimization. Athena Scientific. Bertsimas D. and Tsitsiklis J. 1997. Introduction to Linear Optimization. Athena Scientific.

Cited by 15 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Reduced Pin-Count Test Strategy for 3D Stacked ICs Using Simultaneous Bi-Directional Signaling Based Time Division Multiplexing;IEEE Access;2021

2. Test Time Reduction of 3-D Stacked ICs Using Ternary Coded Simultaneous Bidirectional Signaling in Parallel Test Ports;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2020-12

3. Repurposing FPGAs for Tester Design to Enhance Field-Testing in a 3D Stack;Journal of Electronic Testing;2019-12

4. Using Existing Reconfigurable Logic in 3D Die Stacks for Test;2016 IEEE 25th North Atlantic Test Workshop (NATW);2016-05

5. Probe-Pad Placement for Prebond Test of 3-D ICs;IEEE Transactions on Components, Packaging and Manufacturing Technology;2016-04

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3