Affiliation:
1. National Chiao Tung University, Hsinchu, Taiwan
2. National Taiwan University, Roosevelt Road, Taipei, Taiwan
Abstract
As designs continue to grow in size and complexity, EDA paradigm shifts from flat to hierarchical timing analysis. In this article, we present compact and accurate timing macro modeling, which is the key to efficient and accurate hierarchical timing analysis. Our goal is to contain only a minimal amount of interface logic in our timing macro model. The main idea is to separate the interface logic into variant and constant timing regions. Then, the variant timing region is reserved for accuracy, while the constant timing region is reduced for compactness. For reducing the constant timing region, we propose anchor pin insertion and deletion by generalizing existing timing graph reduction techniques. Furthermore, we devise a lookup table index selection technique to achieve high model accuracy over the possible operating condition range. Compared with two common models used in industry, extracted timing model and interface logic model, our model has high model accuracy and small model size. Based on the TAU 2016 and 2017 timing macro modeling contest benchmark suites, our results show that our algorithm delivers superior efficiency and accuracy: Hierarchical timing analysis using our model can significantly reduce runtime and memory compared with flat timing analysis on the original design. Moreover, our algorithm outperforms TAU 2016 and 2017 contest winners in model accuracy, model size, model generation performance, and model usage performance.
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Reference17 articles.
1. To do or not to do hierarchical timing?
2. Babul Anunay. 2013. Hierarchical Timing Concepts. EDN Network. Retrieved from http://www.edn.com/design/integrated-circuit-design/4423327/Hierarchical-timing-concepts. Babul Anunay. 2013. Hierarchical Timing Concepts. EDN Network. Retrieved from http://www.edn.com/design/integrated-circuit-design/4423327/Hierarchical-timing-concepts.
3. Sunil Walia. 2011. Reducing turnaround time with hierarchical timing analysis. EE Times. Retrieved from http://www.eetimes.com/document.asp?doc_id=1279120. Sunil Walia. 2011. Reducing turnaround time with hierarchical timing analysis. EE Times. Retrieved from http://www.eetimes.com/document.asp?doc_id=1279120.
4. Automated timing model generation
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Accelerating Static Timing Analysis Using CPU–GPU Heterogeneous Parallelism;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2023-12
2. Timing macro modeling with graph neural networks;Proceedings of the 59th ACM/IEEE Design Automation Conference;2022-07-10
3. GPU-accelerated static timing analysis;Proceedings of the 39th International Conference on Computer-Aided Design;2020-11-02
4. Timing Macro Modeling for Efficient Hierarchical Timing Analysis;2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI);2018-07