iTimerM

Author:

Lee Pei-Yu1,Jiang Iris Hui-Ru2

Affiliation:

1. National Chiao Tung University, Hsinchu, Taiwan

2. National Taiwan University, Roosevelt Road, Taipei, Taiwan

Abstract

As designs continue to grow in size and complexity, EDA paradigm shifts from flat to hierarchical timing analysis. In this article, we present compact and accurate timing macro modeling, which is the key to efficient and accurate hierarchical timing analysis. Our goal is to contain only a minimal amount of interface logic in our timing macro model. The main idea is to separate the interface logic into variant and constant timing regions. Then, the variant timing region is reserved for accuracy, while the constant timing region is reduced for compactness. For reducing the constant timing region, we propose anchor pin insertion and deletion by generalizing existing timing graph reduction techniques. Furthermore, we devise a lookup table index selection technique to achieve high model accuracy over the possible operating condition range. Compared with two common models used in industry, extracted timing model and interface logic model, our model has high model accuracy and small model size. Based on the TAU 2016 and 2017 timing macro modeling contest benchmark suites, our results show that our algorithm delivers superior efficiency and accuracy: Hierarchical timing analysis using our model can significantly reduce runtime and memory compared with flat timing analysis on the original design. Moreover, our algorithm outperforms TAU 2016 and 2017 contest winners in model accuracy, model size, model generation performance, and model usage performance.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference17 articles.

1. To do or not to do hierarchical timing?

2. Babul Anunay. 2013. Hierarchical Timing Concepts. EDN Network. Retrieved from http://www.edn.com/design/integrated-circuit-design/4423327/Hierarchical-timing-concepts. Babul Anunay. 2013. Hierarchical Timing Concepts. EDN Network. Retrieved from http://www.edn.com/design/integrated-circuit-design/4423327/Hierarchical-timing-concepts.

3. Sunil Walia. 2011. Reducing turnaround time with hierarchical timing analysis. EE Times. Retrieved from http://www.eetimes.com/document.asp?doc_id=1279120. Sunil Walia. 2011. Reducing turnaround time with hierarchical timing analysis. EE Times. Retrieved from http://www.eetimes.com/document.asp?doc_id=1279120.

4. Automated timing model generation

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Accelerating Static Timing Analysis Using CPU–GPU Heterogeneous Parallelism;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2023-12

2. Timing macro modeling with graph neural networks;Proceedings of the 59th ACM/IEEE Design Automation Conference;2022-07-10

3. GPU-accelerated static timing analysis;Proceedings of the 39th International Conference on Computer-Aided Design;2020-11-02

4. Timing Macro Modeling for Efficient Hierarchical Timing Analysis;2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI);2018-07

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3