Constraint Programming Approach to Reconfigurable Processor Extension Generation and Application Compilation

Author:

Martin Kevin1,Wolinski Christophe2,Kuchcinski Krzysztof3,Floch Antoine1,Charot François1

Affiliation:

1. INRIA, Rennes-Bretagne Atlantique

2. IRISA, University of Rennes I

3. Lund University

Abstract

In this article, we present a constraint programming approach for solving hard design problems present when automatically designing specialized processor extensions. Specifically, we discuss our approach for automatic selection and synthesis of processor extensions as well as efficient application compilation for these newly generated extensions. The discussed approach is implemented in our integrated design framework, IFPEC , built using Constraint Programming (CP). In our framework, custom instructions, implemented as processor extensions, are defined as computational patterns and represented as graphs. This, along with the graph representation of an application, provides a way to use our CP framework equipped with subgraph isomorphism and connected component constraints for identification of processor extensions as well as their selection, application scheduling, binding, and routing. All design steps assume architectures composed of runtime reconfigurable cells, implementing selected extensions, tightly connected to a processor. An advantage of our approach is the possibility of combining different heterogeneous constraints to represent and solve all our design problems. Moreover, the flexibility and expressiveness of the CP framework makes it possible to solve simultaneously extension selection, application scheduling, and binding and improve the quality of the generated results. The article is largely illustrated with experimental results.

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference47 articles.

1. Automatic application-specific instruction-set extensions under microarchitectural constraints

2. An integer linear programming approach for identifying instruction-set extensions

3. Fast custom instruction identification by convex subgraph enumeration

4. Bonzini P. and Pozzi L. 2008a. On the complexity of enumeration and scheduling for extensible embedded processors. Tech. rep. 2008/07 University of Lugano. Bonzini P. and Pozzi L. 2008a. On the complexity of enumeration and scheduling for extensible embedded processors. Tech. rep. 2008/07 University of Lugano.

5. Recurrence-Aware Instruction Set Selection for Extensible Embedded Processors

Cited by 16 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Automating application-driven customization of ASIPs: A survey;Journal of Systems Architecture;2024-03

2. A Multi-stage Hybrid Approach for Mapping Applications on Heterogeneous Multi-core Platforms;2022 IFIP/IEEE 30th International Conference on Very Large Scale Integration (VLSI-SoC);2022-10-03

3. Workflow simulation and multi-threading aware task scheduling for heterogeneous computing;Journal of Parallel and Distributed Computing;2022-10

4. Workflow Simulation and Multi-Threading Aware Task Scheduling for Heterogeneous Computing;SSRN Electronic Journal;2022

5. RegionSeeker: Automatically Identifying and Selecting Accelerators From Application Source Code;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2019-04

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3