Affiliation:
1. University of Tehran, Tehran, Iran
Abstract
TIS is an instruction-level methodology for processor core self-testing that enhances instruction set of a CPU with test instructions. Since the functionality of test instructions is the same as the NOP instruction, NOP instructions can be replaced with test instructions. Online testing can be accomplished without any performance penalty. TIS tests different parts of the processor and detects stuck-at faults. This method can be employed in offline and online testing of single-cycle, multicycle and pipelined processors. But, TIS is more appropriate for online testing of pipelined architectures in which NOP instructions are frequently executed because of data, control and structural hazards. Running test instructions instead of these NOP instructions, TIS utilizes the time that is otherwise wasted by NOPs. In this article, two different implementations of TIS are presented. One implementation employs a dedicated hardware modules for test vector generation, while the other is a software-based approach that reads test vectors from memory. These two approaches are implemented on a pipelined processor core and their area overheads are compared. To demonstrate the appropriateness of the TIS test technique, several programs are executed and fault coverage results are presented.
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Reference16 articles.
1. Functional testing of microprocessors;Brahme D.;IEEE Trans. Computers C-33,1984
Cited by
6 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Harvesting Wasted Clock Cycles for Efficient Online Testing;2023 IEEE European Test Symposium (ETS);2023-05-22
2. Built-In Self-Test and Test Scheduling for Interposer-Based 2.5D IC;ACM Transactions on Design Automation of Electronic Systems;2015-09-28
3. An optimizing pipeline stall reduction algorithm for power and performance on multi-core CPUs;Human-centric Computing and Information Sciences;2015-01-29
4. Debug Aware AXI-based Network Interface;2011 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems;2011-10
5. Stall Power Reduction in Pipelined Architecture Processors;21st International Conference on VLSI Design (VLSID 2008);2008