Performance and Communication Cost of Hardware Accelerators for Hashing in Post-Quantum Cryptography

Author:

Karl Patrick1ORCID,Schupp Jonas2ORCID,Sigl Georg34ORCID

Affiliation:

1. TUM School of Computation, Information and Technology, Technical University of Munich, Munich, Germany

2. TUM School of Computation, Information and Technology, Technical University of Munich, Munich Germany

3. TUM School of Computation, Information and Technology, Technical University Munich, Munich Germany

4. Fraunhofer Institute for Applied and Integrated Security, Garching Germany

Abstract

SPHINCS+ is a signature scheme included in the first NIST post-quantum standard, that bases its security on the underlying hash primitive. As most of the runtime of SPHINCS+ is caused by the evaluation of several hash- and pseudo-random functions, offloading this computation to dedicated hardware accelerators is a natural step. In this work, we evaluate different architectures for hardware acceleration of such a hash primitive with respect to its use-case and evaluate them in the context of SPHINCS+. We attach hardware accelerators for different hash primitives (SHAKE128 and Ascon-Xof for both, full and round-reduced versions) to CPU interfaces having different transfer speeds. We show, that for most use-cases, data transfer determines the overall performance if accelerators are equipped with FIFOs and that reducing the number of rounds in the permutation does not necessarily lead to significant performance improvements when using hardware acceleration. This work extends on a conference paper accepted at COSADE’24, first published in [19], and written by the same authors, where different architectures for hardware accelerators of hash functions are benchmarked and evaluated for SPHINCS+ as a case study. In this paper, we provide results for additional parameter sets for SPHINCS+ and improve the performance of one of the accelerators by adding an additional RISC-V instruction for faster absorption. We then extend the performance benchmark by including the algorithms CRYSTALS-Kyber, CRYSTALS-Dilithium and Falcon. Finally we provide a power/energy comparison for the accelerators.

Publisher

Association for Computing Machinery (ACM)

Reference30 articles.

1. A Unified Cryptoprocessor for Lattice-based Signature and Key-exchange

2. FPGA-based SPHINCS+Implementations: Mind the Glitch

3. Jean-Philippe Aumasson Daniel J. Bernstein Ward Beullens Christoph Dobraunig Maria Eichlseder Scott Fluhrer Stefan-Lukas Gazdag Andreas Hülsing Panos Kampanakis Stefan Kölbl Tanja Lange Martin M. Lauridsen Florian Mendel Ruben Niederhagen Christian Rechberger Joost Rijneveld Peter Schwabe and Bas Westerbaan. 2022. SPHINCS+ – Submission to the 3rd round of the NIST post-quantum project. v3.1. online. https://sphincs.org/data/sphincs+-r3.1-specification.pdf.

4. Sapphire: A Configurable Crypto-Processor for Post-Quantum Lattice-based Protocols

5. The SPHINCS + Signature Framework

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3