VPR 5.0

Author:

Luu Jason1,Kuon Ian1,Jamieson Peter1,Campbell Ted1,Ye Andy1,Fang Wei Mark1,Kent Kenneth2,Rose Jonathan1

Affiliation:

1. University of Toronto, Canada

2. University of New Brunswick, Canada

Abstract

The VPR toolset has been widely used in FPGA architecture and CAD research, but has not evolved over the past decade. This article describes and illustrates the use of a new version of the toolset that includes four new features: first, it supports a broad range of single-driver routing architectures, which have superior architectural and electrical properties over the prior multidriver approach (and which is now employed in the majority of FPGAs sold). Second, it can now model, for placement and routing a heterogeneous selection of hard logic blocks. This is a key (but not final) step toward the incluion of blocks such as memory and multipliers. Third, we provide optimized electrical models for a wide range of architectures in different process technologies, including a range of area-delay trade-offs for each single architecture. Finally, to maintain robustness and support future development the release includes a set of regression tests for the software. To illustrate the use of the new features, we explore several architectural issues: the FPGA area efficiency versus logic block granularity, the effect of single-driver routing, and a simple use of the heterogeneity to explore the impact of hard multipliers on wiring track count.

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference37 articles.

1. The effect of LUT and cluster size on deep-submicron FPGA performance and density

2. Altera. 2007. Cyclone III device handbook. ver. CIII5V1-1.2 http://www.altera.com/literature/hb/cyc3/cyclone3_handbook.pdf. Altera. 2007. Cyclone III device handbook. ver. CIII5V1-1.2 http://www.altera.com/literature/hb/cyc3/cyclone3_handbook.pdf.

3. Altera. 2008. Stratix IV device handbook version SIV5V1-1.1. http://www.altera.com/literature/hb/stratix-iv/stratix4_handbook.pdf. Altera. 2008. Stratix IV device handbook version SIV5V1-1.1. http://www.altera.com/literature/hb/stratix-iv/stratix4_handbook.pdf.

4. Embedded floating-point units in FPGAs

Cited by 40 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. An Open-Source Tool to Model and Explore Complex Routing Architecture for FPGA;2024 2nd International Symposium of Electronics Design Automation (ISEDA);2024-05-10

2. Voltage Scaled Low Power DNN Accelerator Design on Reconfigurable Platform;Electronics;2024-04-10

3. From Topology to Realization in FPGA/VPR Routing;Proceedings of the 2024 ACM/SIGDA International Symposium on Field Programmable Gate Arrays;2024-04

4. Near Threshold Computation of Partitioned Ring Learning With Error (RLWE) Hardware Accelerator on Reconfigurable Architecture;IEEE Access;2024

5. Estimating Post-Synthesis Area, Delay, and Leakage Power of Standard Cell Based FPGA Tiles;2023 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE);2023-09-24

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3