Choose-your-own-adventure routing

Author:

Rubin Raphael1,Dehon André1

Affiliation:

1. University of Pennsylvania, Philadelphia, PA

Abstract

Aggressive scaling increases the number of devices we can integrate per square millimeter but makes it increasingly difficult to guarantee that each device fabricated has the intended operational characteristics. Without careful mitigation, component yield rates will fall, potentially negating the economic benefits of scaling. The fine-grained reconfigurability inherent in FPGAs is a powerful tool that can allow us to drop the stringent requirement that every device be fabricated perfectly in order for a component to be useful. To exploit inherent FPGA reconfigurability while avoiding full CAD mapping, we propose lightweight techniques compatible with the current single bitstream model that can avoid defective devices, reducing yield loss at high defect rates. In particular, by embedding testing operations and alternative path configurations into the bitstream, each FPGA can avoid defects by making only simple, greedy decisions at bitstream load time. With 20% additional tracks above the minimum routable channel width, routes can tolerate 0.01% switch and wire defect rates, raising yield from essentially 0% to near 100%.

Funder

Division of Computing and Communication Foundations

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference39 articles.

1. 2005. International technology roadmap for semiconductors. <http://www.itrs.net/Links/2005ITRS/Home2005.htm>. 2005. International technology roadmap for semiconductors. <http://www.itrs.net/Links/2005ITRS/Home2005.htm>.

2. Plasma

3. Betz V. 1999. VPR and T-VPack: Versatile packing placement and routing for FPGAs. <http://www.eecg.toronto.edu/~vaughn/vpr/vpr.html>. Version 4.30. Betz V. 1999. VPR and T-VPack: Versatile packing placement and routing for FPGAs. <http://www.eecg.toronto.edu/~vaughn/vpr/vpr.html>. Version 4.30.

4. Betz V. and Rose J. 1999. FPGA place-and-route challenge. <http://www.eecg.toronto.edu/~vaughn/challenge/challenge.html>. Betz V. and Rose J. 1999. FPGA place-and-route challenge. <http://www.eecg.toronto.edu/~vaughn/challenge/challenge.html>.

Cited by 7 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Reconfigurable monitoring for telecommunication networks;PeerJ Computer Science;2020-08-10

2. Peer influence in adolescent drinking behaviour: a protocol for systematic review and meta-analysis of stochastic actor-based modeling studies;BMJ Open;2019-07

3. Continuous Online Self-Monitoring Introspection Circuitry for Timing Repair by Incremental Partial-Reconfiguration (COSMIC TRIP);ACM Transactions on Reconfigurable Technology and Systems;2018-03-22

4. Quality-Time Tradeoffs in Component-Specific Mapping;Proceedings of the 2017 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays;2017-02-22

5. Continuous Online Self-Monitoring Introspection Circuitry for Timing Repair by Incremental Partial-Reconfiguration (COSMIC TRIP);2016 IEEE 24th Annual International Symposium on Field-Programmable Custom Computing Machines (FCCM);2016-05

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3